Publications
Summary: IEEE TCAD (34), DAC (22), ICCAD (20), etc.
Journal & Conference Papers
Accepted
[J60] Guyue Huang, Jingbo Hu, Yifan He, Jialong Liu, Mingyuan Ma, Zhaoyang Shen, Juejian Wu, Yuanfan Xu, Hengrui Zhang,
Kai Zhong, Xuefei Ning, Yuzhe Ma, Haoyu Yang, Bei Yu, Huazhong Yang, Yu Wang,
“Machine Learning for Electronic Design Automation: A Survey”,
accepted by ACM Transactions on Design Automation of Electronic Systems (TODAES).
(arXiv)
[J58] Wei Li, Yuzhe Ma, Qi Sun, Lu Zhang, Yibo Lin, Iris Hui-Ru Jiang, Bei Yu, David Z. Pan,
“OpenMPL: An Open Source Layout Decomposer”,
accepted by IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD).
[J56] Ran Chen, Wei Zhong, Haoyu Yang, Hao Geng, Fan Yang, Xuan Zeng, Bei Yu,
“Faster Region-based Hotspot Detection”,
accepted by IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD).
(code)
2021
[C119] Yifeng Xiao, Miaodi Su, Haoyu Yang, Jianli Chen, Jun Yu, Bei Yu,
“Low-Cost Lithography Hotspot Detection with Active Entropy Sampling and Model Calibration”,
ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, Dec. 5–9, 2021.
[C118] Junzhe Cai, Changhao Yan, Yuzhe Ma, Bei Yu, Dian Zhou, Xuan Zeng,
“NeurFill: Migrating Full-Chip CMP Simulators to Neural Networks for Model-Based Dummy Filling Synthesis”,
ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, Dec. 5–9, 2021.
[C116] Wei Li, Guojin Chen, Haoyu Yang, Ran Chen, Bei Yu,
“Learning Point Clouds in EDA”,
ACM International Symposium on Physical Design (ISPD), Mar. 21–Mar. 24, 2021.
(paper)
(slides)
(Invited Paper)
[C115] Ziyang Yu, Guojin Chen, Yuzhe Ma, Bei Yu,
“A GPU-enabled Level-Set Method for Mask Optimization”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), Feb. 01–05, 2021.
(paper)
(slides)
[C114] Qi Sun, Tinghuan Chen, Siting Liu, Jin Miao, Jianli Chen, Hao Yu, Bei Yu,
“Correlated Multi-objective Multi-fidelity Optimization for HLS Directives Design”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), Feb. 01–05, 2021.
(paper)
(slides)
(Best Paper Award Nomination)
[C113] Qi Sun, Chen Bai, Hao Geng, Bei Yu,
“Deep Neural Network Hardware Deployment Optimization via Advanced Active Learning”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), Feb. 01–05, 2021.
(paper)
(slides)
[C112] Siting Liu, Qi Sun, Peiyu Liao, Yibo Lin, Bei Yu,
“Global Placement with Deep Learning-Enabled Explicit Routability Optimization”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), Feb. 01–05, 2021.
(paper)
(slides)
[C111] Hongjia Li, Mengshu Sun, Tianyun Zhang, Olivia Chen, Nobuyuki Yoshikawa, Bei Yu, Yanzhi Wang, Yibo Lin,
“AQFP-Capable Physical Design Automation”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), Feb. 01–05, 2021.
(paper)
[C107] Haoyu Yang, Shifan Zhang, Kang Liu, Siting Liu, Benjamin Tan, Ramesh Karri, Siddharth Garg, Bei Yu, Evangeline F.Y. Young,
“Attacking a CNN-based Layout Hotspot Detector Using Group Gradient Method”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), Jan. 18–21, 2021.
(paper)
(slides)
[J52] Haoyu Yang, Wei Zhong, Yuzhe Ma, Hao Geng, Ran Chen, Wanli Chen, Bei Yu,
“VLSI Mask Optimization: From Shallow To Deep Learning”,
Integration, the VLSI Journal, vol. 77, Mar., pp. 96–103, 2021.
[J51] Xiaowei Xu, Xinyi Zhang, Bei Yu, Xiaobo Sharon Hu, Christopher Rowen, Jingtong Hu, Yiyu Shi,
“DAC-SDC Low Power Object Detection Challenge for UAV Applications”,
IEEE Transactions on Pattern Analysis and Machine Intelligence (TPAMI), vol. 43, no. 2, pp. 392–403, 2021.
(paper)
2020
[C106] Hao Geng, Haoyu Yang, Lu Zhang, Jin Miao, Fan Yang, Xuan Zeng, Bei Yu,
“Hotspot Detection via Attention-based Deep Layout Metric Learning”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Nov. 2–5, 2020.
(paper)
(slides)
(whova)
[C101] Zhuolun He, Yuzhe Ma, Lu Zhang, Peiyu Liao, Ngai Wong, Bei Yu, Martin D. F. Wong,
“Learn to Floorplan through Acquisition of Effective Local Search Heuristics”,
IEEE International Conference on Computer Design (ICCD), Oct. 18–21, 2020.
(paper)
(slides)
[C100] Wanli Chen, Xinge Zhu, Ruoqi Sun, Junjun He, Ruiyu Li, Xiaoyong Shen, Bei Yu,
“Tensor Low-Rank Reconstruction for Semantic Segmentation”,
European Conference on Computer Vision (ECCV), August 23–28, 2020.
(paper)
(slides)
(code)
[C98] Wei Li, Jialu Xia, Yuzhe Ma, Jialu Li, Yibo Lin, Bei Yu,
“Adaptive Layout Decomposition with Graph Embedding Neural Networks”,
ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, July 19–23, 2020.
(paper)
(slides)
[C97] Wei Zhong, Shuxiang Hu, Yuzhe Ma, Haoyu Yang, Xiuyuan Ma, Bei Yu,
“Deep Learning-Driven Simultaneous Layout Decomposition and Mask Optimization”,
ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, July 19–23, 2020.
(paper)
(slides)
[C96] Husheng Zhou, Wei Li, Zelun Kong, Junfeng Guo, Yuqun Zhang, Bei Yu, Lingming Zhang, Cong Liu,
“DeepBillboard: Systematic Physical-World Testing of Autonomous Driving Systems”,
ACM/IEEE International Conference on Software Engineering (ICSE), Seoul, May 23–29, 2020.
(paper)
[C95] Junpeng Wang, Qi Xu, Bo Yuan, Song Chen, Bei Yu, Feng Wu,
“Reliability-Driven Neural Network Training for Memristive Crossbar-Based Neuromorphic Computing Systems”,
IEEE International Symposium on Circuits and Systems (ISCAS), Sevilla, Spain, May 17–20, 2020.
(paper)
[C94] Yuzhe Ma, Zhuolun He, Wei Li, Tinghuan Chen, Lu Zhang, Bei Yu,
“Understanding Graphs in EDA: From Shallow to Deep Learning”,
ACM International Symposium on Physical Design (ISPD), Taipei, Mar. 25–Apr. 01, 2020.
(paper)
(Invited Paper)
[C93] Haoyu Yang, Wei Zhong, Yuzhe Ma, Hao Geng, Ran Chen, Wanli Chen, Bei Yu,
“VLSI Mask Optimization: From Shallow To Deep Learning”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 434–439, Beijing, Jan. 13–16, 2020.
(paper)
(slides)
(Invited Paper)
[J50] Yuzhe Ma, Wei Zhong, Shuxiang Hu, Jhih-Rong Gao, Jian Kuang, Jin Miao, Bei Yu,
“A Unified Framework for Simultaneous Layout Decomposition and Mask Optimization”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 39, no. 12, pp. 5069–5082, 2020.
(paper)
[J49] Grace Li Zhang, Bing Li, Meng Li, Bei Yu, David Z. Pan, Michaela Brunner, Georg Sigl, Ulf Schlichtmann,
“TimingCamouflage+: Netlist Security Enhancement with Unconventional Timing”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 39, no. 12, pp. 4482–4495, 2020.
(paper)
[J48] Hao Geng, Wei Zhong, Haoyu Yang, Yuzhe Ma, Joydeep Mitra, Bei Yu,
“SRAF Insertion via Supervised Dictionary Learning”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 39, no. 10, pp. 2849–2859, 2020.
(paper)
[J47] Haoyu Yang, Shuhe Li, Zihao Deng, Yuzhe Ma, Bei Yu, Evangeline F. Y. Young,
“GAN-OPC: Mask Optimization with Lithography-guided Generative Adversarial Nets”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 39, no. 10, pp. 2822–2834, 2020.
(paper)
[J46] Kang Liu, Haoyu Yang, Yuzhe Ma, Benjamin Tan, Bei Yu, Evangeline F. Y. Young, Ramesh Karri, Siddharth Garg,
“Are Adversarial Perturbations a Showstopper for ML-Based CAD? A Case Study on CNN-Based Lithographic Hotspot Detection”,
ACM Transactions on Design Automation of Electronic Systems (TODAES), vol. 25, no. 5, 2020.
(paper)
[J45] Qi Xu, Song Chen, Hao Geng, Bo Yuan, Bei Yu, Feng Wu, Zhengfeng Huang,
“Fault Tolerance in Memristive Crossbar-Based Neuromorphic Computing Systems”,
Integration, the VLSI Journal, vol. 70, Jan., pp. 70–79, 2020.
(paper)
[J44] Xingquan Li, Bei Yu, Jianli Chen, Wenxing Zhu,
“DSA Guiding Template Assignment with Multiple Redundant Via and Dummy Via Insertion”,
Integration, the VLSI Journal, vol. 70, Jan., pp. 32–42, 2020.
(paper)
2019
[C91] Yuzhe Ma, Ran Chen, Wei Li, Fanhua Shang, Wenjian Yu, Minsik Cho, Bei Yu,
“A Unified Approximation Framework for Compressing and Accelerating Deep Neural Networks”,
IEEE International Conference on Tools with Artificial Intelligence (ICTAI), Portland, OR, Nov. 4–6, 2019.
(paper)
(slides)
(Best Student Paper Award)
[C90] Wei Li, Yuzhe Ma, Qi Sun, Yibo Lin, Iris Hui-Ru Jiang, Bei Yu, David Z. Pan,
“OpenMPL: An Open Source Layout Decomposer”,
IEEE International Conference on ASIC (ASICON), Chongqing, China, Oct. 29–Nov. 1, 2019.
(paper)
(slides)
(code)
(Invited Paper)
[C88] Haoyu Yang, Wen Chen, Piyush Pathak, Frank Gennari, Ya-Chieh Lai, Bei Yu,
“Automatic Layout Generation with Applications in Machine Learning Engine Evaluation”,
ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), Alberta, Canada, Sep. 3–4, 2019.
(paper)
(slides)
[C87] Zhonghua Zhou, Ziran Zhu, Jianli Chen, Yuzhe Ma, Bei Yu, Tsung-Yi Ho, Guy Lemieux, Andre Ivano,
“Congestion-aware Global Routing using Deep Convolutional Generative Adversarial Networks”,
ACM/IEEE Workshop on Machine Learning for CAD (MLCAD), Alberta, Canada, Sep. 3–4, 2019.
(paper)
[C86] Haoyu Yang, Piyush Pathak, Frank Gennari, Ya-Chieh Lai, Bei Yu,
“DeePattern: Layout Pattern Generation with Transforming Convolutional Auto-Encoder”,
ACM/IEEE Design Automation Conference (DAC), pp. 148:1–148:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C85] Yuzhe Ma, Haoxing Ren, Brucek Khailany, Harbinder Sikka, Lijuan Luo, Karthikeyan Natarajan, Bei Yu,
“High Performance Graph Convolutional Networks with Applications in Testability Analysis”,
ACM/IEEE Design Automation Conference (DAC), pp. 18:1–18:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C84] Tinghuan Chen, Bingqing Lin, Hao Geng, Bei Yu,
“Sensor Drift Calibration via Spatial Correlation Model in Smart Building”,
ACM/IEEE Design Automation Conference (DAC), pp. 105:1–105:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C83] Ran Chen, Wei Zhong, Haoyu Yang, Hao Geng, Xuan Zeng, Bei Yu,
“Faster Region-based Hotspot Detection”,
ACM/IEEE Design Automation Conference (DAC), pp. 146:1–146:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
(code)
[C82] Yiyang Jiang, Fan Yang, Hengliang Zhu, Bei Yu, Dian Zhou, Xuan Zeng,
“Efficient Layout Hotspot Detection via Binarized Residual Neural Network”,
ACM/IEEE Design Automation Conference (DAC), pp. 147:1–147:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C81] Haocheng Li, Satwik Patnaik, Abhrajit Sengupta, Haoyu Yang, Johann Knechtel, Bei Yu, Evangeline F. Y. Young, Ozgur Sinanoglu,
“Attacking Split Manufacturing from a Deep Learning Perspective”,
ACM/IEEE Design Automation Conference (DAC), pp. 135:1–135:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C80] Bentian Jiang, Xiaopeng Zhang, Ran Chen, Gengjie Chen, Peishan Tu, Wei Li, Evangeline F. Y. Young, Bei Yu,
“FIT: Fill Insertion Considering Timing”,
ACM/IEEE Design Automation Conference (DAC), pp. 221:1–221:6, Las Vegas, NV, June 2–6, 2019.
(paper)
(slides)
(poster)
[C79] Haoyu Yang, Piyush Pathak, Frank E. Gennari, Ya-Chieh Lai, Bei Yu,
“Hotspot Detection using Squish-Net”,
SPIE Intl. Symp. Advanced Lithography Conference, San Jose, CA, Feb. 24–28, 2019.
(paper)
(slides)
[C78] Haoyu Yang, Piyush Pathak, Frank Gennari, Ya-Chieh Lai, Bei Yu,
“Detecting Multi-Layer Layout Hotspots with Adaptive Squish Patterns”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 299–304, Tokyo, Jan. 21–24, 2019.
(paper)
(slides)
(Invited Paper)
[C76] Hao Geng, Haoyu Yang, Yuzhe Ma, Joydeep Mitra, Bei Yu,
“SRAF Insertion via Supervised Dictionary Learning”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 406–411, Tokyo, Jan. 21–24, 2019.
(paper)
(slides)
(Best Paper Award Nomination)
[C75] Zheng Zhao, Derong Liu, Meng Li, Zhoufeng Ying, Biying Xu, Lu Zhang, Bei Yu, Ray T. Chen, David Z. Pan,
“Hardware-software Co-design of Slimmed Optical Neural Networks”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 705–710, Tokyo, Jan. 21–24, 2019.
(paper)
(slides)
[J43] Yuzhe Ma, Subhendu Roy, Jin Miao, Jiamin Chen, Bei Yu,
“Cross-layer Optimization for High Speed Adders: A Pareto Driven Machine Learning Approach”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 38, no. 12, pp. 2298–2311, 2019.
(paper)
[J42] Qi Xu, Hao Geng, Song Chen, Bei Yu, Feng Wu,
“Memristive Crossbar Mapping for Neuromorphic Computing Systems on 3D IC”,
ACM Transactions on Design Automation of Electronic Systems (TODAES), vol. 25, no. 1, pp. 8:1–8:19, 2019.
(paper)
[J41] Meng Li, Bei Yu, Yibo Lin, Xiaoqing Xu, Wuxi Li, David Z. Pan,
“A Practical Split Manufacturing Framework for Trojan Prevention via Simultaneous Wire Lifting and Cell Insertion”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 38, no. 9, pp. 1585–1598, 2019.
(paper)
[J40] Meng Li, Kaveh Shamsi, Travis Meade, Zheng Zhao, Bei Yu, Yier Jin, David Z. Pan,
“Provably Secure Camouflaging Strategy for IC Protection”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 38, no. 8, pp. 1399–1412, 2019.
(paper)
[J39] Haoyu Yang, Jing Su, Yi Zou, Yuzhe Ma, Bei Yu, Evangeline F. Y. Young,
“Layout Hotspot Detection with Feature Tensor Generation and Deep Biased Learning”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 38, no. 6, pp. 1175–1187, 2019.
(paper)
(code)
[J38] Derong Liu, Bei Yu, Vinicius Livramento, Salim Chowdhury, Duo Ding, Huy Vo, Akshay Sharma, David Z. Pan,
“Synergistic Topology Generation and Route Synthesis for On-Chip Performance-Critical Signal Groups”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 38, no. 6, pp. 1147–1160, 2019.
(paper)
[J36] Qianru Zhang, Meng Zhang, Tinghuan Chen, Zhifei Sun, Yuzhe Ma, Bei Yu,
“Recent Advances in Convolutional Neural Network Acceleration”,
Neurocomputing, vol. 323, pp. 37–51, Jan., 2019.
(paper)
2018
[C74] Hao Geng, Haoyu Yang, Bei Yu, Xingquan Li, Xuan Zeng,
“Sparse VLSI Layout Feature Extraction: A Dictionary Learning Approach”,
IEEE Computer Society Annual Symposium on VLSI (ISVLSI), pp. 488–493, Hong Kong, July 9–11, 2018.
(paper)
(Invited Paper)
[C73] Haoyu Yang, Shuhe Li, Yuzhe Ma, Bei Yu, Evangeline F. Y. Young,
“GAN-OPC: Mask Optimization with Lithography-guided Generative Adversarial Nets”,
ACM/IEEE Design Automation Conference (DAC), pp. 131:1–131:6, San Francisco, CA, June 24–28, 2018.
(paper)
(slides)
(poster)
[C72] Haocheng Li, Wing-Kai Chow, Gengjie Chen, Evangeline F. Y. Young, Bei Yu,
“Routability-Driven and Fence-Aware Legalization for Mixed-Cell-Height Circuits”,
ACM/IEEE Design Automation Conference (DAC), pp. 150:1–150:6, San Francisco, CA, June 24–28, 2018.
(paper)
(slides)
(poster)
[C71] Fengxian Jiao, Sheqin Dong, Bei Yu, Bing Li, Ulf Schlichtmann,
“Thermal-Aware Placement and Routing for 3D Optical Networks-on-Chips”,
IEEE International Symposium on Circuits and Systems (ISCAS), pp. 1–4, Florence, May 27–30, 2018.
(paper)
[C70] Qi Xu, Song Chen, Bei Yu, Feng Wu,
“Memristive Crossbar Mapping for Neuromorphic Computing Systems on 3D IC”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 451–454, Chicago, IL, May 23–25, 2018.
(paper)
[C69] Wei Ye, Meng Li, Kai Zhong, Bei Yu, David Z. Pan,
“Power Grid Reduction by Sparse Convex Optimization”,
ACM International Symposium on Physical Design (ISPD), pp. 60–67, Monterey, CA, Mar. 25–28, 2018.
(paper)
(slides)
[C68] Grace Li Zhang, Bing Li, Bei Yu, David Z. Pan, Ulf Schlichtmann,
“TimingCamouflage: Improving Circuit Security against Counterfeiting by Unconventional Timing”,
IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), pp. 91–96, Dresden, Mar. 19–23, 2018.
(paper)
(slides)
[C67] Meng Li, Bei Yu, Yibo Lin, Xiaoqing Xu, Wuxi Li, David Z. Pan,
“A Practical Split Manufacturing Framework for Trojan Prevention via Simultaneous Wire Lifting and Cell Insertion”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 265–270, Jeju Island, Jan. 22–25, 2018.
(paper)
(slides)
[J35] Xingquan Li, Bei Yu, Jiaojiao Ou, Jianli Chen, David Z. Pan, Wenxing Zhu,
“Graph Based Redundant Via Insertion and Guiding Template Assignment for DSA-MP”,
IEEE Transactions on Very Large Scale Integration Systems (TVLSI), vol. 26, no. 11, pp. 2504–2517, 2018.
(paper)
[J33] Gengjie Chen, Chak-Wa Pui, Wing-Kai Chow, Ka-Chun Lam, Jian Kuang, Evangeline F. Y. Young, Bei Yu,
“RippleFPGA: Routability-Driven Simultaneous Packing and Placement for Modern FPGAs”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 37, no. 10, pp. 2022–2035, 2018.
(paper)
[J30] Yibo Lin, Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Natarajan Viswanathan, Wen-Hao Liu, Zhuo Li, Charles J. Alpert, David Z. Pan,
“MrDP: Multiple-row Detailed Placement of Heterogeneous-sized Cells for Advanced Nodes”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 37, no. 6, pp. 1237–1250, 2018.
(paper)
[J29] Jin Miao, Meng Li, Subhendu Roy, Yuzhe Ma, Bei Yu,
“SD-PUF: Spliced Digital Physical Unclonable Function”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 37, no. 5, pp. 927–940, 2018.
(paper)
2017
[C66] Chak-Wa Pui, Gengjie Chen, Yuzhe Ma, Evangeline F. Y. Young, Bei Yu,
“Clock-Aware UltraScale FPGA Placement with Machine Learning Routability Prediction”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 929–936, Irvine, CA, Nov. 13–16, 2017.
(paper)
(slides)
(Invited Paper)
[C65] Yuzhe Ma, Jhih-Rong Gao, Jian Kuang, Jin Miao, Bei Yu,
“A Unified Framework for Simultaneous Layout Decomposition and Mask Optimization”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 81–88, Irvine, CA, Nov. 13–16, 2017.
(paper)
(slides)
[C62] Haoyu Yang, Yajun Lin, Bei Yu, Evangeline F. Y. Young,
“Lithography Hotspot Detection: From Shallow To Deep Learning”,
IEEE International System-on-Chip Conference (SOCC), pp. 233–238, Munich, Germany, September 5–8, 2017.
(paper)
(Invited Paper)
[C60] Haoyu Yang, Jing Su, Yi Zou, Bei Yu, Evangeline F. Y. Young,
“Layout Hotspot Detection with Feature Tensor Generation and Deep Biased Learning”,
ACM/IEEE Design Automation Conference (DAC), pp. 62:1–62:6, Austin, TX, June 18–22, 2017.
(paper)
(slides)
(poster)
[C59] Gengjie Chen, Jian Kuang, Zhiliang Zeng, Hang Zhang, Evangeline F. Y. Young, Bei Yu,
“Minimizing Thermal Gradient and Pumping Power in 3D IC Liquid Cooling Network Design”,
ACM/IEEE Design Automation Conference (DAC), pp. 70:1–70:6, Austin, TX, June 18–22, 2017.
(paper)
(slides)
(poster)
[C57] Hang Zhang, Fengyuan Zhu, Haocheng Li, Evangeline F. Y. Young, Bei Yu,
“Bilinear Lithography Hotspot Detection”,
ACM International Symposium on Physical Design (ISPD), pp. 7–14, Portland, OR, Mar. 19–22, 2017.
(paper)
(Best Paper Award)
[C56] Jiaojiao Ou, Bei Yu, Xiaoqing Xu, Joydeep Mitra, Yibo Lin, David Z. Pan,
“DSAR: DSA aware Routing with Simultaneous DSA Guiding Pattern and Double Patterning Assignment”,
ACM International Symposium on Physical Design (ISPD), pp. 91–98, Portland, OR, Mar. 19–22, 2017.
(paper)
(slides)
[C55] Haoyu Yang, Luyang Luo, Jing Su, Chenxi Lin, Bei Yu,
“Imbalance Aware Lithography Hotspot Detection: A Deep Learning Approach”,
SPIE Intl. Symp. Advanced Lithography Conference, San Jose, CA, Feb. 26–Mar. 2, 2017.
(paper)
(slides)
[J26] Haoyu Yang, Luyang Luo, Jing Su, Chenxi Lin, Bei Yu,
“Imbalance Aware Lithography Hotspot Detection: A Deep Learning Approach”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 16, no. 3, 033504, 2017.
(paper)
[J25] Yibo Lin, Xiaoqing Xu, Bei Yu, Ross Baldick, David Z. Pan,
“Triple/Quadruple Patterning Layout Decomposition via Novel Linear Programming and Iterative Rounding”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 16, no. 2, 023507, 2017.
(paper)
[J20] Vinicius Livramento, Derong Liu, Salim Chowdhury, Bei Yu, Xiaoqing Xu, David Z. Pan, Jose Luis Guntzel, Luiz C. V. dos Santos,
“Incremental Layer Assignment Driven by an External Signoff Timing Engine”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 36, no. 7, pp. 1126–1139, 2017.
(paper)
[J19] Yibo Lin, Bei Yu, Yi Zou, Zhuo Li, Charles J. Alpert, David Z. Pan,
“Stitch Aware Detailed Placement for Multiple E-Beam Lithography”,
Integration, the VLSI Journal, vol. 58, June, pp. 47–54, 2017.
(paper)
(Best Paper Award)
2016
[C54] Chak-Wa Pui, Gengjie Chen, Wing-Kai Chow, Jian Kuang, Ka-Chun Lam, Peishan Tu, Hang Zhang, Evangeline F. Y. Young, Bei Yu,
“RippleFPGA: A Routability-Driven Placement for Large-Scale Heterogeneous FPGAs”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 67:1–67:8, Austin, TX, Nov. 7–10, 2016.
(paper)
(slides)
(Invited Paper)
[C51] Jin Miao, Meng Li, Subhendu Roy, Bei Yu,
“LRR-DPUF: Learning Resilient and Reliable Digital Physical Unclonable Function”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 46:1–46:8, Austin, TX, Nov. 7–10, 2016.
(paper)
(slides)
[C50] Meng Li, Kaveh Shamsi, Travis Meade, Zheng Zhao, Bei Yu, Yier Jin, David Z. Pan,
“Provably Secure Camouflaging Strategy for IC Protection”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 28:1–28:8, Austin, TX, Nov. 7–10, 2016.
(paper)
(slides)
[C49] Yibo Lin, Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Natarajan Viswanathan, Wen-Hao Liu, Zhuo Li, Charles J. Alpert, David Z. Pan,
“MrDP: Multiple-row Detailed Placement of Heterogeneous-sized Cells for Advanced Nodes”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 7:1–7:8, Austin, TX, Nov. 7–10, 2016.
(paper)
(slides)
[C46] Derong Liu, Bei Yu, Salim Chowdhury, David Z. Pan,
“Incremental Layer Assignment for Critical Path Timing”,
ACM/IEEE Design Automation Conference (DAC), pp. 85:1–85:6, Austin, TX, June 5–9, 2016.
(paper)
(slides)
(poster)
[C45] Xiaotao Jia, Qiang Zhou, Yici Cai, Bei Yu,
“MCFRoute 2.0: A Redundant Via Insertion Enhanced Concurrent Detailed Router”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 87–92, Boston, MA, May 18–20, 2016.
(paper)
(slides)
[C43] Yibo Lin, Xiaoqing Xu, Bei Yu, Ross Baldick, David Z. Pan,
“Triple/Quadruple Patterning Layout Decomposition via Novel Linear Programming and Iterative Rounding”,
SPIE Intl. Symp. Advanced Lithography Conference, San Jose, CA, Feb. 21–25, 2016.
(paper)
(slides)
(Best Student Paper Award)
[C41] Yibo Lin, Bei Yu, Yi Zou, Zhuo Li, Charles J. Alpert, David Z. Pan,
“Stitch Aware Detailed Placement for Multiple E-Beam Lithography”,
IEEE/ACM Asian and South Pacific Design Automation Conference (ASPDAC), pp. 186–191, Macau, Jan. 25–28, 2016.
(paper)
(slides)
[J16] Tetsuaki Matsunawa, Bei Yu, David Z. Pan,
“Laplacian Eigenmaps and Bayesian Clustering Based Layout Pattern Sampling and Its Applications to Hotspot Detection and OPC”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 15, no. 4, 043504, 2016.
(paper)
[J15] Bei Yu, Xiaoqing Xu, Subhendu Roy, Yibo Lin, Jiaojiao Ou, David Z. Pan,
“Design for Manufacturability and Reliability in Extreme-Scaling VLSI”,
Science China Information Sciences (SCIS), vol.59, June, 061406:2, 2016.
(paper)
[J14] Bei Yu, Kun Yuan, Jhih-Rong Gao, Shiyan Hu, David Z. Pan,
“EBL Overlapping aware Stencil Planning for MCC System”,
ACM Transactions on Design Automation of Electronic Systems (TODAES), vol. 21, no. 3, pp. 43:1–43:24, 2016.
(paper)
[J13] Xiaoqing Xu, Bei Yu, Jhih-Rong Gao, Che-Lun Hsu, David Z. Pan,
“PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning”,
ACM Transactions on Design Automation of Electronic Systems (TODAES), vol. 21, no. 3, pp. 42:1–42:21, 2016.
(paper)
[J12] Tetsuaki Matsunawa, Bei Yu, David Z. Pan,
“Optical Proximity Correction with Hierarchical Bayes Model”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 15, no. 2, 021009, 2016.
(paper)
[J11] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, David Z. Pan,
“Systematic Framework for Evaluating Standard Cell Middle-Of-Line (MOL) Robustness for Multiple Patterning Lithography”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 15, no. 2, 021202, 2016.
(paper)
2015
[C40] Bei Yu, Derong Liu, Salim Chowdhury, David Z. Pan,
“TILA: Timing-Driven Incremental Layer Assignment”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 110–117, Austin, TX, Nov. 2–6, 2015.
(paper)
(slides)
[C39] Yibo Lin, Bei Yu, Biying Xu, David Z. Pan,
“Triple Patterning Aware Detailed Placement Toward Zero Cross-Row Middle-of-Line Conflict”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 396–403, Austin, TX, Nov. 2–6, 2015.
(paper)
(slides)
[C38] David Z. Pan, Lars Liebmann, Bei Yu, Xiaoqing Xu, Yibo Lin,
“Pushing Multiple Patterning in Sub-10nm: Are We Ready?”,
ACM/IEEE Design Automation Conference (DAC), pp. 197:1–197:6, San Francisco, CA, June 7–11, 2015.
(paper)
(Invited Paper)
[C37] Xiaoqing Xu, Bei Yu, Jhih-Rong Gao, Che-Lun Hsu, David Z. Pan,
“PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning”,
ACM/IEEE Design Automation Conference (DAC), pp. 28:1–28:6, San Francisco, CA, June 7–11, 2015.
(paper)
(slides)
[C35] Wei Ye, Bei Yu, Yong-Chan Ban, Lars Liebmann, David Z. Pan,
“Standard Cell Layout Regularity and Pin Access Optimization Considering Middle-of-Line”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 289–294, Pittsburgh, PA, May 20–22, 2015.
(paper)
(slides)
[C34] Jiaojiao Ou, Bei Yu, Jhih-Rong Gao, Moshe Preil, Azat Latypov, David Z. Pan,
“Directed Self-Assembly Based Cut Mask Optimization for Unidirectional Design”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 83–86, Pittsburgh, PA, May 20–22, 2015.
(paper)
[C31] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, David Z. Pan,
“A Systematic Framework for Evaluating Standard Cell Middle-Of-Line (MOL) Robustness for Multiple Patterning”,
SPIE Intl. Symp. Advanced Lithography - Design-Process-Technology Co-optimization for Manufacturability IX,
San Jose, CA, Feb. 22–26, 2015.
(paper)
[J10] Jiaojiao Ou, Bei Yu, Jhih-Rong Gao, David Z. Pan,
“Directed Self-Assembly Cut Mask Assignment for 1D Design”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 14, no. 3, 031211, 2015.
(paper)
[J9] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, David Z. Pan,
“Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 34, no. 5, pp. 699–712, 2015.
(paper)
[J8] Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Yibo Lin, Zhuo Li, Charles Alpert, David Z. Pan,
“Methodology for Standard Cell Compliance and Detailed Placement for Triple Patterning Lithography”,
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), vol. 34, no. 5, pp. 726–739, 2015.
(paper)
[J6] Bei Yu, Jhih-Rong Gao, Duo Ding, Xuan Zeng, David Z. Pan,
“Accurate Lithography Hotspot Detection based on PCA-SVM Classifier with Hierarchical Data Clustering”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 14, no. 1, 011003, 2015.
(paper)
[J5] Bei Yu, Subhendu Roy, Jhih-Rong Gao, David Z. Pan,
“Triple-patterning lithography (TPL) layout decomposition using end-cutting”,
Journal of Micro/Nanolithography, MEMS, and MOEMS (JM3), vol. 14, no. 1, 011002, 2015.
(paper)
2014
[C26] Jhih-Rong Gao, Xiaoqing Xu, Bei Yu, David Z. Pan,
“MOSAIC: Mask Optimizing Solution With Process Window Aware Inverse Correction”,
ACM/IEEE Design Automation Conference (DAC), pp. 52:1–52:6, San Francisco, CA, June 1–5, 2014.
(paper)
(slides)
(Best Paper Award Nomination)
[C24] Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, David Z. Pan,
“Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization”,
ACM International Symposium on Physical Design (ISPD), pp. 101–108, Petaluma, CA, March 30–April 2, 2014.
(paper)
2013
[C20] Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, David Z. Pan,
“Methodology for Standard Cell Compliance and Detailed Placement for Triple Patterning Lithography”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 349–356, San Jose, CA, Nov. 18–21, 2013.
(paper)
(slides)
(William J. McCalla Best Paper Award)
[C19] Bei Yu, Yen-Hung Lin, Gerard Luk-Pat, Duo Ding, Kevin Lucas, David Z. Pan,
“A High-Performance Triple Patterning Layout Decomposer with Balanced Density”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 163–169, San Jose, CA, Nov. 18–21, 2013.
(paper)
(slides)
[C18] Jhih-Rong Gao, Bei Yu, Duo Ding, David Z. Pan,
“Lithography Hotspot Detection and Mitigation in Nanometer VLSI”,
IEEE International Conference on ASIC (ASICON), pp. 1–4, Shenzhen, China, Oct. 28–31, 2013.
(paper)
(Invited Paper)
[C17] Bei Yu, Kun Yuan, Jhih-Rong Gao, David Z. Pan,
“E-BLOW: E-Beam Lithography Overlapping aware Stencil Planning for MCC System”,
ACM/IEEE Design Automation Conference (DAC), pp. 70:1–70:7, Austin, TX, June 2–6, 2013.
(paper)
(slides)
(poster)
2012
[C13] Bei Yu, Jhih-Rong Gao, Duo Ding, Yongchan Ban, Jae-Seok Yang, Kun Yuan, Minsik Cho, David Z. Pan,
“Dealing with IC Manufacturability in Extreme Scaling”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 240–242, San Jose, CA, Nov. 5–8, 2012.
(paper)
(Embedded Tutorial paper)
[C12] Yen-Hung Lin, Bei Yu, David Z. Pan, Yih-Lang Li,
“TRIAD: A Triple Patterning Lithography Aware Detailed Router”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 123–129, San Jose, CA, Nov. 5–8, 2012.
(paper)
[C9] Duo Ding, Bei Yu, Joydeep Ghosh, David Z. Pan,
“EPIC: Efficient Prediction of IC Manufacturing Hotspots With A Unified Meta-Classification Formulation”,
IEEE/ACM Asia and South Pacific Design Automation Conference (ASPDAC), pp. 263–270, Sydney, Australia, Jan. 30–Feb. 3, 2012.
(paper)
(Best Paper Award)
[J2] Wei Zhong, Takeshi Yoshimura, Bei Yu, Song Chen, Sheqin Dong, Satoshi Goto,
“Cluster Generation and Network Component Insertion for Topology Synthesis of Application-Specific Network-on-Chips”,
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, vol. E95-C, no. 4, pp. 535–545, 2012.
(paper)
2011
[C7] Bei Yu, Kun Yuan, Boyang Zhang, Duo Ding, David Z. Pan,
“Triple Patterning Lithography Layout Decomposition”,
IEEE/ACM International Conference on Computer-Aided Design (ICCAD), pp. 1–8, San Jose, CA, Nov. 2011.
(paper)
(poster)
(slides)
(William J. McCalla Best Paper Award Nomination)
[C6] Bei Yu, Sheqin Dong, Yuchun Ma, Tao Lin, Yu Wang, Song Chen, Satoshi Goto,
“Network Flow-based Simultaneous Retiming and Slack Budgeting for Low Power Design”,
IEEE/ACM Asia and South Pacific Design Automation Conference (ASPDAC), pp. 473–478, Japan, Jan. 2011.
(paper)
(slides)
[C5] Wei Zhong, Bei Yu, Song Chen, Takeshi Yoshimura, Sheqin Dong, Satoshi Goto,
“Application- Specific Network-on-Chip Synthesis: Cluster Generation and Network Component Insertion”,
IEEE International Symposium on Quality Electronic Design (ISQED), pp. 144–149, Santa Clara, CA, March 14–16, 2011.
(paper)
2010
[C3] Tao Lin, Sheqin Dong, Bei Yu, Song Chen, Satoshi Goto,
“A Revisit to Voltage Partitioning Problem”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 115–118, Providence, RI, May 16–18, 2010.
(paper)
2009
[C1] Bei Yu, Sheqin Dong, Song Chen, Satoshi Goto,
“Voltage-Island Driven Floorplanning Considering Level-Shifter Positions”,
ACM Great Lakes Symposium on VLSI (GLSVLSI), pp. 51–56, Boston, MA, May 10–12, 2009.
(paper)
Books / Book Chapters
Dissertation
Newsletters
[N2] Bei Yu, Gilda Garreton, David Z. Pan,
“Layout Compliance for Triple Patterning Lithography: An Iterative Approach”,
SPIE Newsroom.
|