# Design for Manufacturing With Emerging Nanolithography

David Z. Pan, Senior Member, IEEE, Bei Yu, and Jhih-Rong Gao

Abstract—In this paper, we survey key design for manufacturing issues for extreme scaling with emerging nanolithography technologies, including double/multiple patterning lithography, extreme ultraviolet lithography, and electron-beam lithography. These nanolithography and nanopatterning technologies have different manufacturing processes and their unique challenges to very large scale integration (VLSI) physical design, mask synthesis, and so on. It is essential to have close VLSI design and underlying process technology co-optimization to achieve high product quality (power/performance, etc.) and yield while making future scaling cost-effective and worthwhile. Recent results and examples will be discussed to show the enablement and effectiveness of such design and process integration, including lithography model/analysis, mask synthesis, and lithography friendly physical design.

*Index Terms*—Design for manufacturing, double patterning, e-beam lithography (EBL), EUV lithography (EUVL), multiple patterning, nanolithography, physical design.

#### I. INTRODUCTION

S HRINKING feature sizes for very large scale integrated circuits (VLSI) with advanced lithography has been a holy grail for the semiconductor industry [1] to achieve ever-higher device density and performance with reduced cost per transistor. This amazing scaling, while posed to continue according to the ITRS roadmap [2], has been facing grand challenges. As shown in Fig. 1(a), the industry has been pushing the limit of the 193-nm wavelength lithography to print features much smaller than the wavelength (e.g., 45 nm, 32 nm, 22 nm), with many innovative technologies, including immersion lithography [3], [4], restrictive design rules [5], extensive and even exotic resolution enhancement techniques (RETs) [6]–[9], and advanced source-mask optimization (SMO) [10]–[12].

It was hoped that the extreme ultraviolet lithography (EUVL), which has a much shorter wavelength of 13.5 nm, could be ready by now to replace the 193-nm lithography, but EUVL has been notoriously delayed [Fig. 1(a)]. There are still tremendous technology challenges for EUVL, most

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCAD.2013.2276751

notably the power sources, resists, and defect-free masks. It is still not certain when EUVL will be ready for volume production, considering both technical and economic issues. This has forced the industry to rapidly adopt double patterning lithography (DPL) for 22-nm and 14-nm nodes [13]-[15]. DPL, or the more general multiple patterning lithography (MPL), at the concept level, just repeats the single patterning lithography by using two or more mask/patterning processes to form coarser patterns, which are then combined to form the original finer patterns [Fig. 1(b)]. A major challenge for MPL is the overlay error, due to mask shifting, rotation, and magnification [16], for both interconnects [16] and transistors [17], [18]. MPL requires layout compliance/decomposition, subject to minimum spacing constraints on each mask. Different types of MPL technologies are being developed [14], [15], [19], [20], with different design/process requirements. For example, as shown in Fig. 1(b), Intel demonstrated to use quadruple patterning to print 7-nm feature/spacing in laboratory environment [21]. Meanwhile, next-generation nanolithography technologies, including EUVL, electron beam (direct write) lithography (EBL), directed self-assembly (DSA), and nanoimprint lithography (NIL), are under intensive research and development for 14 nm, 11 nm, 7 nm, and  $1 \times$  nm for extreme scaling. They have their own challenges, e.g., low throughput for EBL and high defects for DSA and NIL. Novel design and CAD techniques can help mitigate these challenges and make layouts better accommodate the underlying process restrictions.

The goal of this paper is to provide a survey and perspective on key aspects of design for manufacturing (DFM) with these emerging nanolithography technologies. It will be noted that it is impossible to cover all important lithography/DFM issues here due to the page limit. This paper is not intended to be exhaustive, but rather representative and serve as a starting point for further reading. We pick the topics that are of general and recent interests to the electronic design automation community, including the problems, challenges, recent approaches, and research directions.

The rest of this paper will be organized as follows. In Section II, we will discuss the lithography modeling and analysis issues, in particular on the lithography hotspot detection for physical verification and lithography friendly physical design. Section III will discuss modern mask synthesis issues, with focus on layout decompositions for double/multiple patterning lithography. Section IV discusses standard cell layout design issues. Section V discusses lithography-aware routing.

Manuscript received January 3, 2013; revised May 13, 2013; accepted July 12, 2013. Date of current version September 16, 2013. This work was supported in part by NSF, SRC, NSFC, an IBM Faculty Award, Intel, and Oracle. This paper was recommended by Associate Editor V. Narayanan.

The authors are with the Department of Electrical and Computer Engineering, University of Texas, Austin, TX 78712 USA (e-mail: dpan@ece.utexas.edu; bei@cerc.utexas.edu; jhihronggao@gmail.com).



Fig. 1. (a). The lithography roadmap and EUVL delay. (b) The 193nm extension with double patterning or even quadruple patterning. (c) Other next-generation nanolithography technologies such as EUVL and EBL.

Sections VI and VII will discuss emerging EUV and e-beam lithography related CAD issues, followed by the conclusion in Section VIII.

## **II. LITHOGRAPHY MODELING AND ANALYSIS**

With continuous shrinking of semiconductor process technology nodes, the minimum feature size of modern IC is much smaller than the lithographic wavelength [2]. One of the greatest challenges is that what one sees at the physical layout stage is not necessarily what one will get after the chip is fabricated. These printability challenges not only cause possible open/shorts, but also lead to parametric yield loss. In the following, we will briefly discuss lithography modeling basics. The detailed topic by itself is beyond the scope of this paper. Interested readers can refer to [22] and [23].

#### A. Lithography Modeling and Analysis Basics

The fundamental resolution limit of a lithography system can be written as the following Raleigh's equation:

$$R = k_1 \frac{\lambda}{\text{NA}} \tag{1}$$

where *R* is the minimum resolution (half-pitch), NA is the numerical aperture,  $\lambda$  is the wavelength of the light source (i.e., 193 nm for current mainstream lithography) and  $k_1$  is a coefficient that encapsulates process-related factors. The minimum feature size can be reduced by decreasing this coefficient through computational lithography such as optical proximity correction. However, the theoretical lower bound of  $k_1$  is 0.25.

The depth of focus (DOF) indicates the range of the focus variation in which the printed pattern is robust, which can be estimated as

$$DOF = k_2 \frac{\lambda}{NA^2}$$
(2)

where  $k_2$  is also a pattern and lithography system dependent factor. To print with smaller resolution at a given wavelength  $\lambda$ , NA has to be increased, which would degrade DOF. Hence, the requirement of controlling process variations becomes tighter. The adoption of immersion lithography can raise the NA to be around 1.35. Therefore, the practical limit of half-pitch for single exposure 193-nm lithography is about 40 nm. Double or multiple patterning lithography has to be used for higher density.

The modeling of the lithography process is extremely complicated. We will only cover some basics. It can be roughly modeled as optical/aerial image generation and patterning/development: 1) the mask shapes are first projected into the photoresist as an aerial image, and 2) the photoresist is developed and patterned based on the image intensity. The aerial image can be modeled by the Hopkins equation, which is a 4-D integral. However, this formulation is too slow to simulate across the full chip. To speed up simulations, the kernel decomposition method can be used [24], and the light intensity at any given location can be written as

$$I = \sum_{n=0}^{p-1} \sigma_n |F \times K_n|^2 \tag{3}$$

where *p* is the number of kernels to be used (in general, 5 to 10 is good enough), *F* is the mask transmission function,  $\sigma_n$ 's and  $K_n$ 's are the set of constants and functions that are derived from the optical system. The convolutions can be retrieved by looking up the precomputed convolution values [24].

Once the aerial image is obtained, it will guide the photoresist development and etching. Such modeling is very complicated due to complex physics and chemistry processes, which is beyond the scope of this paper, and interested readers can refer to [25] for details. However, to the first order, simple or variable threshold models can be used to determine the printed contour [24]. The contour location x is taken such that

the image intensity equals some intensity threshold depending on some image characteristics (denoted as a dot) in

$$I(\mathbf{x}) = I_{\rm th}(\cdot). \tag{4}$$

It will be noted that even state-of-the-art semiconductor manufacturing still suffers process variations, e.g., dosage, focus, and so on. It is important to model the printed images under process variations. Doing it naively with extensively process window sampling will be prohibitively expensive. In [26], a variational lithography model method was proposed, based on the kernel decomposition and variational edge placement error computation. The process variations can be modeled through two basic effective variations in dosage and focus. From this, the variational printed image can be obtained, under process-variation (PV) band [27].

The line edge roughness (LER) in the past was a secondorder variation, as the critical dimension was much larger than LER. However, LER does not scale as feature size gets smaller, thus LER has become an increasingly larger fraction of the critical dimension (CD) variation. The main factors for LER include erosion of polymer aggregates at the edge of photoresist during the etching/development process, and shot noise effect for EUVL and EBL. LER can be modeled as a power spectral density (PSD) function [28]. While LER is mostly believed a random effect, it indeed displays layout-dependent variations as LER depends on the aerial image quality. Higher aerial image contrast results in a smaller transition region in photo-resist polymer dissolution that reduces LER. In [29], the image log-slope is added to LER modeling to consider proximity effects such as pitch spacing for a 32-nm process with 193-nm lithography. A layout-dependent LER model for PSD can be written as follows:

$$S(f) = \frac{2\sigma(x)^2 L_c}{(1+k^2 L_c^2)^{0.5+\alpha}}$$
(5)

where the RMS roughness  $\sigma(x)$  models the layout proximity effects such as pitch. The parameter  $L_c$  is the correlation length, and  $\alpha$  is related to the edge smoothness. With the new layout-dependent power spectral function S(f), line edge roughness can be reconstructed by applying a random phase to each frequency component of PSD and performing inverse Fourier transform [30]. LER will be a limiting factor for nanolithography processes including EUVL and e-beam lithography. New modeling techniques for LER will be needed to consider different proximity effects for emerging lithographies.

Once the geometrical shape is obtained for a given layout, we can model its electrical behavior, e.g., timing, power. For non-rectangular gates, the slicing technique has been widely used for gate delay and leakage analysis (Fig. 2) [31]–[33]. It will be noted that timing and leakage behave very differently when the gate length changes; thus, the equivalent gate lengths for timing and leakage will be different for nonrectangular gates.

## B. Lithography Hotspot Detection

In order to bridge the wide gap between design requirements and manufacturing limitations of the current mainstream 193-nm lithography, various DFM techniques have been



Fig. 2. Nonrectangular gate and slicing for electrical analysis [33]. (a) Nonrectangular gate after printing. (b) Gate is sliced into small pieces along the channel. (c) Each slice will be modeled by its equivalent gate length. They will be combined to get the equivalent gate length for the original gate.



Fig. 3. (a) and (b). Two examples of lithography hotspot patterns [36].

proposed to improve product yield and avoid potentially problematic patterns (i.e., process hotspots). However, even with these RET, for very deep subwavelength processes, lithography hotspots still exist even after applying these DFM techniques. Fig. 3 shows the printed images of two local regions from certain 32-nm design after applying RETs. We can see that there are various types of process hotspots, featuring complex patterns related to line-ends, jogs, corners, contacts, etc.

Detailed computational lithography simulations [34], [35] have been used to obtain accurate pattern images, but they are extremely computational intensive, and thus may not be suitable for detecting these hotspots on a full-chip scale while having fast turn-around-time to guide early IC physical design. To raise the level of abstraction for efficient physical verification and physical design, it is often needed to know that for a given layout, whether there is any lithography hotspot (i.e., poor printability) and where quickly.

The goal of the hotspot detection problem is to identify all hotspot locations in the layout without running CPU-intensive lithography simulations. The main challenges are how patterns are represented and how they can be matched in the full layout. In recent years, several representations and hotspot detection algorithms have been proposed. They can be categorized into two mainstreams: pattern matching and machine/data learning, which will be discussed as follows.

1) Pattern Matching Based Hotspot Detection: In pattern matching based approaches, a hotspot pattern is described by an explicit model, and the detection process is to match the model with all layout patterns. These approaches are usually more accurate and faster than machine learning based approaches, but they rely on a set of predefined hotspot patterns.

Kahng *et al.* [37] presented an early work to build a graph for the full layout to reflect pattern-related CD variation. The edge weight models the CD variation and hotspots can be



Fig. 4. Example of range pattern staircase [39].

determined according to an user-specified threshold value. The CD variation is evaluated based on corner-induced variations that may lead to corner rounding, and proximity-induced variations that may lead to shortening or bridging. However, the CD variation evaluation method is limited and thus this approach generate false alarms.

The concept of range pattern [38] is proposed to incorporate process-dependent specifications, and is enhanced in [39] to represent new types of hotspots. A range pattern is a 2-D layout of rectangles with additional specifications and is encoded by strings. Fig. 4 shows an example of range pattern Staircase. Each range pattern is associated with a scoring mechanism to reflect the problem regions according to yield impact. The hotspot patterns are stored in a predefined library and the detection process performs string matching to find hotspots. This approach is accurate, but the construction of range patterns relies on a grid-based layout matrix, and may be time consuming when the number of grids is large.

Yu *et al.* [40] proposed a DRC-based hotspot detection by extracting critical topological features and modeling them as design rules. These rules are fed to the DRC engine to obtain DRC reports, and then a two-stage filtering process is applied to identify hotspot locations. How to extract critical design rules is a crucial process for the performance because extracting too many rules will lead to numerous false-alarm locations reported by DRC, while extracting too few rules may lead to missed real hotspot locations. This approach is accurate and efficient, but design rules need to be extended to consider more types of hotspot patterns.

Recently, a fuzzy matching model has been proposed in [41] which can dynamically tune appropriate fuzzy regions around known hotspots. This approach utilizes density-based encoding, and iteratively grow fuzzy regions to train the matching model.

2) Machine Learning Based Hotspot Detection: The machine learning based approach can naturally deal with unseen patterns. In the machine learning based methods, the regression model is built from a set of training hotspot patterns, and then the regression models are used to predict or detect the hotspots. A good set of training patterns is very important for the successful application of these regression models for hotspot detection. A neural network judgment based detection flow was proposed in [42], where 2-D hotspot image patterns are directly used to train an artificial neural network (ANN) kernel. In [43], a support vector machine (SVM)based hotspot detection method is utilized through performing 2-D distance transform and histogram extraction on pixelbased layout images. In [44] and [45], SVM is employed for hotspot detection through extraction and classification of certain special layout density-related metrics. Ding *et al.* [46] proposed a high performance hotspot detection methodology with successive performance refinements, where both ANN and SVM are applied. Recently, in [36], a hotspot detection flow was proposed to hybridize the strengths of machine learning models and pattern matching models. Such a flow feeds data samples to a pattern matcher first, and then employs machine learning classifiers to further examine the nonhotspot data set produced by the pattern matcher.

To take advantage of all techniques discussed above, and to achieve a better hotspot detection accuracy, metadetector could be a good choice. The classical flow for one metadetector is illustrated in Fig. 5. This consists of two steps, the calibration and the detection phases. In the calibration stage, the base classifiers and the weighting functions are configured and optimized using training data sets. Here, base classifiers can be any individual hotspot classifiers that are optimized under certain performance metric, including pattern matching and machine learning classifiers, and metaclassfier can be formulated and optimized via proper combinations of multiple base classifiers under a set of weighting functions to further enhance hotspot prediction performance. Phase2 is the stage when the established metaclassifier is applied onto new testing data sets. This stage can operate at very high speed without accurate lithography simulations. How to construct the metaclassifier is the core of the whole flow. For every layout pattern geometry, certain key hotspot features are extracted and then fed into each base classifier. The final metadecision is the weighed sum of base classifiers. Ding et al. [36] showed that the optimization of the weighting functions given certain calibration data can be formulated into a quadratic programming, which can be solved optimally in polynomial time.

Fig. 6 compares the performances of four methodologies, EPIC (a metadetector in [36]), ANN, SVM, and pattern matching based method. Here, hotspot accuracy is the rate of correctly predicted hotspots among the set of actual hotspots, and hotspot false-alarm is the rate of incorrectly predicted nonhotspots over the set of actual hotspots. We observe that EPIC (metadetector), in general, shows higher hotspot accuracy as well as lower false-alarm. We also see that pattern matching methods are not good at detecting new types of hotspots without obvious penalty in hotspot false-alarm. In this sense, machine learning can make pattern matching more robust to predict new/unknown hotspots, especially when pattern enumeration becomes costly.

3) *Clustering in Hotspot Detection:* Since the layout hotspots are already the DRC clean layout patterns, the number of nonhotspot patterns greatly outnumbers the total number of hotspot features in the layout [47]. For example, there are hundreds of millions of patterns for each mm<sup>2</sup> layout, but the number of hotspots may be only less than 100. The imbalance between hotspot and nonhotspot data is called imbalanced populations. Since traditional hotspot detection methods rely on having similarly weighed populations, it is important to overcome the imbalanced population problem. Besides, the training data involve a huge number of information, to avoid long runtime penalty, clustering could be helpful to



Fig. 5. Overall CAD flow proposed in [36] for hotspot detection based on metadetection formulation.



Fig. 6. Tradeoff between hotspot accuracy and false-alarm using various pattern matching and machine learning methods [36].

reduce some data redundancy. In [48] and [49], the extracted hotspots are classified into clusters by data mining methods. The representative hotspot in each cluster is then identified and stored in a hotspot library for future hotspot detection. Guo *et al.* [50] further extended the previous works using improved tangent space based metric.

The lithography hotspot detection has received much research interest in both academia and industry. Recently, the 2012 International Conference on Computer Aided Design (ICCAD) ran a CAD contest on "Fuzzy Pattern Matching for Physical Verification." A set of benchmarks were released by Mentor Graphics, a leading company in DFM to boost academic research and advance the state-of-the-art [47]. The problem and benchmarks are very challenging. The best academic solutions still have a big room for improvement. We expect that more research advancement will be made due to the release of more industry benchmarks. How to take advantage of clustering meanwhile avoid the performance degradation is an open question.

## **III. MASK SYNTHESIS**

Mask synthesis is a key step that has been conventionally performed at the fab. Essentially, when the design is sent to a fab for manufacturing, the fab has to massage the layout so that it can be printed with high fidelity and yield, using various RETs. In this section, we will first give a brief overview of the current status of the single exposure resolution enhancement techniques, in particular, optical proximity correction that is pervasively used. The usage of optical proximity correction (OPC) essentially reduces the  $k_1$  factor in Raleigh's equation. However, no matter how well an OPC is, the theoretical limit of  $k_1$  is 0.25 and the half-pitch limit of single exposure lithography is around 40 nm with 193-nm lithography. To scale further with the 193-nm lithography for 22 nm, 14 nm and beyond, one has to use double or even multiple patterning, where a fundamental problem is how to decompose the original layout into two or more masks, which will be the focus of this section.

#### A. Resolution Enhancement Techniques

Resolution enhancement techniques are the tricks that lithographers make such that the final printed shapes resemble the drawn ones. The commonly used RETs include OPC, phase-shift mask (PSM), and off-axis illumination (OAI). Since the light intensity distribution strongly depends on the layout proximity, OPC essentially tweaks the layout to compensate the adverse effects, e.g., by line end extension, scattering bar and subresolution assist feature insertion, and so on. PSM and OAI manipulate the light phase and source, respectively, to achieve high-contrast printed images.

Modern OPC engines have to rely on accurate lithography simulations/models, and some attempts have been made to incorporate the process window awareness [26], [51], [52]. Due to process variations, OPC needs to be variation aware to cover different process windows. However, doing it with straightforward process window sampling could be ineffective and prohibitively expensive. In [26], an efficient processvariation-aware OPC (PV-OPC) framework was proposed, which is enabled by an analytical variational lithography modeling. PV-OPC takes only about  $2-3 \times$  runtime compared to previous OPC that assumes a nominal process condition, yet PV-OPC explicitly considers the two main sources of process variations (dosage and focus); thus, it is much more robust.

While most OPC algorithms are based on edge segmentation and movement, the entire mask can also be pixelated.



Fig. 7. Manufacturing processes of the two main double patterning lithography technologies. (a) LELE. (b) SADP. (Courtesy of IBM.)

The problem then becomes an inverse lithography and pixel flipping problem [53]. Still, as the inverse lithography is not a one-to-one mapping problem, one has to pick a right objective function, e.g., to reduce the mask complexity while trying to get an acceptable edge placement error [54]. Recently, there is much research interest to perform the SMO, which essentially combines the generalized OAI and OPC together to push the envelope of resolution enhancement with single exposure lithography [12].

It will be noted that while the main and conventional goal of RET is to preserve the layout to fabrication fidelity, there are also studies on electrical OPC, which attempt to meet the design intent for timing and power while reducing the OPC complexity [55]–[58]. Such tighter design intent and process integration plays a more and more important role in design and technology co-optimization.

#### B. Layout Decomposition for DPL/MPL

DPL has been considered the most viable option for 22-nm/14-nm technology nodes. The advantage of DPL is that the effective pitch can be double, which improves the lithography resolution. There are two main types of DPL with different design/process requirements: litho-etch-lithoetch (LELE) and self-aligned double patterning (SADP). As illustrated in Fig. 7, LELE uses two lithography exposures and etches on hard-mask to create smaller chip features. SADP works by depositing a spacer layer over the chip covering all hard mask features. The covered layer is selectively etched away leaving two sidewalls along any ridge, and then the ridge is removed. Both LELE and SADP can be naturally extended for MPL, which can further improve the resolution. At the concept level, MPL just repeats the single patterning lithography by using two or more mask/patterning processes individually to form coarser patterns and then combines them to form finer pitches.



Fig. 8. Example of LELE layout decomposition.

Layout decomposition is a fundamental problem for DPL/MPL that decomposes the original layout into two or multiple masks. In the following, we will survey recent DPL layout decomposition work, followed by some MPL layout decomposition. It will be noted that the impact of DPL/MPL involves in other design steps, e.g., standard cell design, placement, and routing. Issues in standard cell design and placement will be discussed in Section IV, while the DPL/MPL-aware routing will be introduced in Section V.

1) Layout Decomposition for LELE: In the LELE layout decomposition, the original design is split into two masks when the distance between two patterns is less than minimum colorable distance; otherwise, coloring conflict occurs. An example of LELE layout decomposition is shown in Fig. 8, where different masks are represented by different colors. Note that the coloring conflict can be also resolved by inserting stitches to split a pattern into two touching parts. However, stitches lead to yield loss due to overlay errors [59]. Therefore, two of the main objectives in LELE layout decomposition are conflict minimization and stitch minimization.

The layout decomposition can be carried out on graph representations. Given an input layout [Fig. 9(a)], after some preprocessing, conflict graph is constructed, as shown in Fig. 9(b). The conflict graph is an undirected graph with a set of vertices V that represent the set of features of input layout, and two sets of edges, conflict edges (*CE*) and stitch



Fig. 9. (a) Given input layout. (b) Constructed conflict graph, where one stitch edge is introduced.

edges (SE). An edge is in CE if and only if two disconnected features are within the minimum coloring distance  $min_s$  of each other. An edge is in SE if and only if two connected features can be assigned to different colors. For example, in Fig. 9(b), the solid edges are the conflict edges, while the dashed edges are the stitch edges and function as stitch candidates. Note that sometimes stitch is not allowed in layout decomposition; then, layout graph and decomposition graph are the same.

To simultaneously minimize the conflict and stitch numbers, the generic mathematical formulation of layout decomposition can be written as follows:

$$\min \sum_{e_{ij} \in CE} c_{ij} + \alpha \sum_{e_{ij} \in SE} s_{ij}$$
(6)

s.t.  $c_{ij} = (x_i = x_j)$   $\forall e_{ij} \in CE$  (6a)

$$s_{ij} = x_i \oplus x_j \qquad \qquad \forall e_{ij} \in SE \qquad (6b)$$

$$x_i \in \{0, 1\} \qquad \qquad \forall i \in V \qquad (6c)$$

where  $\alpha$  is a user-defined parameter to represent the relative importance of stitch insertion penalty. It will be noted that for back-end-of-line (BEOL) layer parasitic impact of overlay error or stitch may be negligible [60]; therefore, the  $\alpha$  value can be modified accordingly for different layers. For each rectangle  $r_i$ ,  $x_i$  is used to represent its color.  $c_{ij}$  is a binary variable for conflict edge  $e_{ij} \in CE$  and  $s_{ij}$  is a binary variable for stitch edge  $e_{ij} \in SE$ . Constraint (6*a*) is used to evaluate the conflict number when touch vertices  $r_i$  and  $r_j$  are assigned different colors (masks). Constraint (6*b*) is used to calculate the stitch number. If vertices  $r_i$  and  $r_j$  are assigned the same color (mask), stitch  $s_{ij}$  is introduced.

Formula (6) has been implemented through integer linear programming (ILP), with some variations [61], [62]. However, the ILP-based method suffers from long runtime penalty since it is well-known NP-hard. To achieve speedup, several graphbased methods, i.e., independent component computation, and bridge computation and removal, can be proposed without sacrificing the solution quality. In addition, a matching-based decomposer is proposed to heuristically minimize both the conflict and stitch numbers [63]. This method can only be adopted on the planar layout graph, but in DPL the layout





Fig. 11. (a) Layout decomposition without considering overlay compensation. (b) Layout decomposition considering overlay compensation [67].

graph may not be planar under the Euclidean distance metric [64], [65].

Instead of minimizing stitch and conflict at the same time, another strategy is to remove conflicts first and then minimize the stitches. In other words, the layout decomposition incorporates two stages. In the first stage, odd-cycle detection is applied to identify and remove the conflicts, while in the second stage the stitch number is minimized. Although this two-stage strategy cannot guarantee a minimal conflict number, it can be solved effectively. Xu et al. [66] introduced a flipping graph, which clusters the vertices into several groups and different groups are only connected by stitch edges. Then, a cut-based approach is adopted to the flipping graph to minimize the stitch number. The flipping graph introduced can effectively reduce the problem size. Tang et al. [65] introduced a graph, called stitch graph, to represent all stitch candidates. They showed that the stitch graph is plannar, and the stitch minimization problem can be transferred into a min-cut problem, which can be optimally solved in polynomial time.

Unbalanced density may cause lithography hotspot as well as lowered CD uniformity due the irregular pitch, and one example of such a patterning problem is shown in Fig. 10. Furthermore, in LELE double patterning, overlay is a serious concern. To mitigate the overlay induced timing impact, one may try to interleave the coloring such that the timing variations can be cancelled out. For example, in Fig. 11(a), the lower net is assigned to the blue mask while the upper net is assigned to the gray mask. The overlay error due to shifting between the two masks will change the wire spacing between these two nets, which will cause coupling capacitance and timing variations. However, with an overlay-aware layout decomposition scheme as shown in Fig. 11(b), the net effects of  $\Delta C_1$  and  $\Delta C_2$  due to overlay always compensate each other. Therefore, the ultimate timing variation can be significantly mitigated. Yang et al. [67] proposed a systematic, min-cut based, multiobjective layout decomposition framework that can simultaneously consider stitch number minimization, density balancing, and overlay compensation.

It will be noted that in DPL, even with stitch insertion, there may be native conflicts. To resolve these native conflicts, several works introduce layout modification to further minimize the conflict number. Hsu *et al.* [68] proposed a simultaneous layout migration and decomposition for standard cell design.



Fig. 12. SADP process of generating some sample 2-D layout. (a) Some labels. (b) Target features. (c) Core patterns and spacers generation. (d) Spacers after core patterns removal. (e) Trim mask. (f) Final patterns.

Yuan *et al.* [69] provided an integer linear programming to obtain as little layout perturbation as possible. Fang *et al.* [70] presented a native conflict prediction method based on the geometric relation of features and a feature perturbation algorithm to minimize native conflicts. Ghaida *et al.* [71] formulated the problem of conflict removal as a linear program (LP). However, layout modification may cause new problems, i.e., timing closure and new lithography hotspot. How to integrate timing closure and hotspot avoidance during layout decomposition and modification is still an open problem.

2) Lavout Decomposition for SADP: Fig. 12 shows a typical spacer-is-dielectric (SID) process of generating some 2-D BEOL layouts. To generate the target features in Fig. 12(b), core mask is first used to generate the core patterns. Sidewall spacers are then deposited around the sides of the core patterns. These steps are illustrated in Fig. 12(c), where the orange rectangular shapes are core patterns generated by core mask, while the grey shapes are sidewall spacers deposited adjacent to the corresponding core patterns. Then, the core patterns are removed, as shown in Fig. 12(d). Finally, trim mask is applied to trim out the desired region [Fig. 12(d)]. Note that only the area that is covered by trim patterns but not covered by sidewalls will be etched. Fig. 12 shows one example of implementing the given target layout. Usually, there may be alternate layout decomposition solutions, and the overlay error is often the main concern when deciding how to assign patterns to masks. Compared with LELE, SADP needs more processing steps. However, the sidewall spacers provide a margin to tolerate the overlay error caused by the unexpected misalignment of two masks. Essentially, if the edges of a nonmandrel pattern (pattern that is not defined by the mandrel mask) is aligned to spacers, the edges will not be affected by the overlay error, which also implies no CD variation for this particular pattern. Therefore, by carefully designing the mandrel and the trim mask, SADP can be less vulnerable to or even avoid the CD variation caused by the overlay error.

Since SADP does not allow any stitch insertion and its width/spacing is more restrictive, it puts more constraints for layout patterns. For example, the layout patterns in Fig. 8 need



Fig. 13. Grouping and merging coloring for spacer-based multiple patterning [74].

to be modified to be decomposed through SADP. Besides, the trim mask patterns will also be very different from the original layouts. All of these make SADP layout decomposition more complicated and less intuitive, especially for the 2-D layout patterns.

Similar to that in LELE, the layout decomposition of SADP can be formulated as ILP [72], [73]. In ILP formulation, several other issues, e.g., lithography hotspot, can be integrated into the objective function. However, the ILP based method may suffer from long runtime. Ban et al. [74] proposed a graph-based flow for SADP layout decomposition. As illustrated in Fig. 13, the problem is formulated as a twocoloring problem, where the patterns are either fabricated by the mandrel mask with the blue color, or through the trim mask with the red color. Note that sometimes for 2-D layouts, there are inherent conflicts such as patterns B and C. To address this issue, some ingenuity is needed to merge the original core masks, and later on trim out unwanted patterns. Because the cutting technique introduces extra overlay risk that should be minimized, [74] applies a graph-based approach to find the min-cost merging candidate as shown in Fig. 13. Once the patterns are conflict-free, two-coloring techniques can be applied for the layout decomposition and the extra patterns for merging will be trimmed out using the trim mask. Recently, Xiao et al. [75] proposed a new graph formulation for SADP decomposition and showed that two-colorability in the graph is necessary for an overlay-free SADP decomposition solution. This approach is based on 2SAT and thus can be done in polynomial time. In addition, the approach guarantees that a valid solution can be obtained if one exists.

The overlay error can still happen at the trim mask, though not as severe as LELE. Therefore, it is still an urgent requirement to consider the overlapping avoidance and hotspot detection in an effective layout decomposition framework.

Recently, hybrid lithography has been proposed, which combines the conventional 193-nm optical lithography together with high-resolution lithography to enable advanced designs [76]. In the process of hybrid lithography, base features are first created by optical lithography or SADP; then, the highresolution lithography techniques, such as EUVL and EBL, are applied to cut unwanted areas. Hybrid lithography can achieve better image quality, but increase the manufacturing cost. Determining how features are generated by the combined lithography plays an important role. There have been some studies [77]–[79] on hybrid lithography with SADP and EBL. However, current studies are still limited by 1-D designs, and more general approaches for 2-D layout will be needed.

3) Layout Decomposition for MPL: The concepts of LELE and SADP can be extended to MPL, such as



Fig. 14. Layout decomposition for triple patterning lithography (TPL).

LELELE-based triple patterning and self-aligned quadruple patterning (SAQP). At first glance, the layout decomposition for multiple patterning lithography seems easier as there are more masks. However, since the goal of MPL is to achieve finer pitches, there will actually be more features to be packed closer to each other which will form a multiway conflict. In other words, conflict graphs for MPL will become much denser than those in DPL, and they may be nonplanar.

Recently, several papers have extended the LELE decomposition problem to triple patterning lithography (TPL). An example of the layout decomposition is shown in Fig. 14, where the input layout is divided into three colors (masks). Similar to that in DPL, the TPL layout decomposition is carried out on the conflict graphs. Cork et al. [80] proposed a simple three coloring algorithm for via array layouts. Yu et al. [81] proposed the first TPL layout decomposition methodology for general layouts, where they showed that this problem is NP-hard. Instead of expensive ILP, they proposed a semidefinite programming (SDP) based approximation to achieve tradeoffs between runtime and solution quality. Fang et al. [82] presented several graph simplification techniques to reduce the problem size, and a maximum independent set based heuristic method for the layout decomposition. Ghaida et al. [83] provided a methodology to reuse the decomposer for DPL, and Kuang and Young [84] proposed a layout clustering method to divide the entire layout into small clusters that can be solved more efficiently.

A very powerful and effective technique for TPL layout decomposition is the graph-based simplification [81], [82]. For example, one technique is called iterative vertex removal, where all vertices with degree less than or equal to two are detected and removed temporarily from the conflict graph. After each vertex removal, we need to update the degrees of other vertices. This removing process will continue until all the vertices are at least degree-three. All the vertices that are temporarily removed are stored in stack *S*. After solving the color assignment on the remained conflict graphs, the removed vertices are recovered one by one. An example is shown in Fig. 15, where all the vertices can be finally pushed onto stack. Fang *et al.* [82] further proposed a three-edge-connected-component method to partition the original conflict graph into subgraphs.

Instead of ILP formulation or heuristic methods, an SDPbased approximation algorithm was proposed in [81] to achieve good runtime and solution quality. Instead of using a two-bit binary variable to represent three colors, [81] used three unit vectors:  $(1, 0), (-\frac{1}{2}, \frac{\sqrt{3}}{2})$  and  $(-\frac{1}{2}, -\frac{\sqrt{3}}{2})$  to represent three different masks (Fig. 16). Note that the angle between any two vectors of the same color is 0, while the angle between any two vectors with different colors is  $2\pi/3$ . The inner product of two *m*-dimension vectors  $\vec{v}_i$  and  $\vec{v}_j$  is defined as  $\vec{v}_i \cdot \vec{v}_j = \sum_{k=1}^m v_{ik}v_{jk}$ . Then for any two vectors  $\vec{v}_i, \vec{v}_j \in \{(1, 0), (-\frac{1}{2}, \frac{\sqrt{3}}{2}), (-\frac{1}{2}, -\frac{\sqrt{3}}{2})\}$ , we have the following property:

$$\vec{v_i} \cdot \vec{v_j} = \left\{ \begin{array}{cc} 1, & \vec{v_i} = \vec{v_j} \\ -\frac{1}{2}, & \vec{v_i} \neq \vec{v_j}. \end{array} \right.$$

Based on the novel color representations, the weighted conflict and stitch minimization problem can be written as a vector program (7)

$$\min \sum_{e_{ij} \in CE} \frac{2}{3} (\vec{v}_i \cdot \vec{v}_j + \frac{1}{2}) + \frac{2\alpha}{3} \sum_{e_{ij} \in SE} (1 - \vec{v}_i \cdot \vec{v}_j)$$
(7)

s.t. 
$$\vec{v}_i \in \{(1,0), (-\frac{1}{2}, \frac{\sqrt{3}}{2}), (-\frac{1}{2}, -\frac{\sqrt{3}}{2})\}.$$
 (7*a*)

Then, the discrete vector program is relaxed to the corresponding continuous formulation, which can be resolved as standard SDP, as shown in (8)

$$\min \sum_{e_{ij} \in CE} \frac{2}{3} (\vec{y}_i \cdot \vec{y}_j + \frac{1}{2}) + \frac{2\alpha}{3} \sum_{e_{ij} \in SE} (1 - \vec{y}_i \cdot \vec{y}_j)$$
(8)

s.t. 
$$\vec{y}_i \cdot \vec{y}_i = 1, \quad \forall i \in V$$
 (8a)

$$\vec{y}_i \cdot \vec{y}_j \ge -\frac{1}{2}, \quad \forall e_{ij} \in CE.$$
(8b)

From the result matrix  $Y_{ij}$ , mapping will be carried out for the three-mask assignment. Essentially, if  $Y_{ij}$  is close to 1, nodes *i* and *j* should be in the same mask; if  $Y_{ij}$  is close to -0.5, nodes *i* and *j* tend to be in different masks. The results show that with reasonable threshold such as  $0.9 < Y_{ij} \le 1$  for the same mask, and  $-0.5 \le Y_{ij} < -0.4$  for different masks, more than 80% of nodes/polygons are decided by the global SDP.

Even though two features within minimum space are assigned to different masks, unbalanced density would cause lithography hotspots as well as lowered CD uniformity due to irregular pitches [67], [85], all of these may cause yield loss. Different from DPL where two colors can be more implicitly balanced, due to more colors and the bigger solution space, we need to explicitly consider the density balancing in MPL layout decomposition. However, how to address this issue effectively in MPL is still an open problem.

In terms of self-aligned multiple patterning (SAMP), Chen *et al.* [86] presented a general analysis of technological merits, process complexity and costs of various SAMP techniques. Different techniques show different scaling/resolution capability and process challenges. In addition, each technique has unique CD uniformity and line-width roughness, which affect its application area and the design methodology. Recently, [87] presented a study on manufacturing-friendly design style for SAQP. Performing SAQP layout decomposition for 1-D regular patterns is trivial, however, it is still an open problem to handle 2-D random patterns. Beginning from exploring the feasible feature regions and possible combinations of



Fig. 15. Iterative vertex removal [81]. (a) Conflict graph. (b) and (c) Iteratively remove and push in vertices with degree no more than two. (d)–(f) After color assignment for the remanent vertices, iteratively pop up and recover vertices, and assign any legal color. (g) Layout decomposition can be finished after the iterative vertex recover.



Fig. 16. Vector based color representations.

adjacent features, several geometry rules are defined for SADP friendliness. Based on these rules, an SAQP-friendly layout check and feature region assignment algorithm is presented and are used to analyze common pattern cases.

# IV. LITHOGRAPHY FRIENDLY STANDARD CELL AND PLACEMENT ISSUES

Standard cells are fundamental building blocks for modern VLSI circuits. Nanometer standard cells are prone to lithography proximity and process variations. How to design robust cells under variations plays a crucial role in the overall circuit area, performance, power, and yield.

# A. Standard Cells

In the past, design rules were simple width/space rules, but as technology scales to 45 nm and below, the number and complexity of design rules explode. Many of these design rules are related to lithography as the optical wavelength has been stuck at 193 nm for multiple generations, while the feature size continues shrinking. The industrial approaches typically apply restricted design rules or identify opportunities in the standard cell layout to enforce as many recommended rules as possible. An example of poly layout restriction from 2-D in 90-nm node to 1-D in 32-nm node is shown in Fig. 17. On the other hand, metal layers, in particular M1, are challenging to strictly follow the unidirectional and uniform pitch routing due to pin access, routing congestion/blockage, and via minimization. It will be noted that variations still exist even with restricted design rules such as single poly direction and pitch due to irregular surrounding patterns, e.g., poly-contact pad to active layer distance, poly end-cap, and so on. Therefore, there is still plenty of room for layout optimization.



Fig. 17. Poly lines of sample 32-nm and 90-nm layouts (courtesy ARM).

In [88], a total sensitivity based standard cell analysis and layout optimization method is proposed. The total sensitivity includes the transistor criticality, and the lithographic proximity and process variations. The cell layout optimization can be formulated to minimize the cell performance gap. As the gate length continues to shrink with the contact size, the source and drain contact resistance becomes a significant portion of the total on-resistance, which has to be considered during the standard cell layout optimization [89].

With further scaling, there is a trend to move toward more regular fabric or grating [90], by moving the designto-manufacturing interface from design rules to higher level of abstraction based on a defined set of precharacterized layout templates. Preliminary results have demonstrated that this methodology can simplify optical proximity correction and lithography processes for sub-32-nm technology nodes. These kinds of architectural decisions will play a key role in future IC designs.

## B. Placement Composability

The typical optical proximity influence region can span a distance up to five times wavelength, i.e., around 1000 nm for 193-nm lithography. In a 22-nm process, this can cover over ten minimum metal tracks, or standard cell's height. Therefore, a standard cell's printability could be well affected by its neighboring cells, or even nonadjacent cells. That is a serious problem that will affect the placement composability.

To minimize the interference between adjacent cells, dummy poly insertion has been proposed to shield the effects from neighboring cells [91]. Detailed placement techniques have also been proposed to perturb the layout slightly for better printability [92], [93].

One grand challenge for standard cell and placement under double/multiple patterning lithography is that there may be coloring conflict between adjacent cells. Also, it is still not universally agreed upon whether the cells will be precolored (i.e., during the standard cell layout stage) or post-colored (i.e., flat after standard cell placement of of the entire chip). Actually, the cell characterization itself may depend on its neighborhood and layout decomposition. Thus, it will be very interesting to design new architecture of standard cells together with the coloring schemes to minimize the variations. This is still an open topic.

# V. LITHOGRAPHY FRIENDLY ROUTING

With widening manufacturing gap, even the most advanced resolution enhancement techniques still cannot guarantee what-you-see-is-what-you-get. Increasing cooperation of physical design is a must to generate lithography-friendly layouts. Routing is one of the most important stages in nanometer VLSI physical design, and it is oftentimes challenging lithography problems reside. It is particularly serious in lower metal layers where routing density is very high and wrong way routing is often demanded by designers.

#### A. General Lithography-Aware Routing

Early lithography-friendly routing studies are investigated and discussed in [94] from post-routing hotspot fixing to during-routing hotspot avoidance guided by various lithography metrics. An extensive survey on manufacturability-aware routing has been presented in [95], where key manufacturability issues including CMP, random defects, and lithographic printability are discussed. More lithography specific studies will be discussed below.

Several works have been proposed to incorporate accurate lithographic models or predictive models into physical design stages, in particular the routing stages, to ensure layout printability. These approaches can be categorized as two types: construct-by-correction and correct-by-construction. Construct-by-correction performs conventional routing first followed by hotspot detection and removal in the post-routing stage; while correct-by-construction integrates a hotspot metric or constrains into the routing engine to optimize the printability during routing.

1) *Construct-by-Correction Approach:* In [24], the concept of lithography hotspot map based on edge placement error (EPE) is proposed to measure the overall printability and manufacturing RET effort. The technique is applied to several RET-aware routing algorithms including EPE guided wire spreading, and rip-up and reroute for post layout optimization. This method requires only one full-chip lithography simulation to filter out EPE hot spots, and thus it achieves fast simulations.

Kong *et al.* [96] proposed a hybrid method to combine a rule-based approach for fast predetection and a model-based approach for post-optimization. Because hotspot detection is

computational expensive, rule-based filtering is first applied to select regions for later model-based analysis. The router can then perform correction based on these reduced sets of hotspots with moderate efforts.

Construct-by-correction approaches are straightforward and do not require major redesign of an existing routing engine. However, if there are too many lithography hotspots, its effectiveness will still be limited.

2) Correct-by-Construction Approach: OPC-aware maze routing methods are proposed based on multiconstrained shortest path optimization with subgradient method [97] and optical proximity error metrics [98]. In [99], an analytical formula for intensity computation is presented to model post-layout OPC based on a quasi-inverse lithography technique. For each net, the OPC demands of the neighboring free space located in its global routing path are calculated by the quasi-inverse lithography technique. After computing the OPC demand, [99] performed detailed routing considering the wire length and OPC demand to find a real routing path based on the global routing result, where the OPC demand can guide the detailed routing to avoid OPC-prohibited regions. In [100], a compact post-OPC litho-metric for a detailed router is proposed based on statistical characterization. The interferences among weak grids are characterized with one of the predefined lithoprone shapes (e.g., jog-corner, via, line-end). The litho-friendly detailed router is then performed based on this predictive OPC metrics.

To handle general lithography-friendly routing, [101] proposed a hotspot detection technique based on data learning for RETs and integrated it into detailed routing flow. A hotspot detection engine must first have a routing path to provide the routing cost updates. However, during sequential routing, unrouted nets leave blank and uncharacterized regions that lead to an inaccurate hotspot detection. To eliminate uncharacterized regions, [101] proposed a predictive formulas on the top of existing hotspot detection kernels to predict the routing path with the least expected lithographic cost. The data learning applies by a preestablished kernel from a set of sample layouts, and thus helps reduce the runtime overhead during the routing stage.

## B. DPL/MPL-Aware Routing

Multiple patterning layout decomposition happens after the physical design has been fixed. Although the goal of robust MPL decomposition is to accommodate as much design intent and process constraints as possible, upstream MPL friendly physical design will be important to obtain more flexibility and better quality of results. There have been recent studies to consider DPL/MPL friendliness during routing in a correctby-construction manner.

1) DPL/MPL-Aware Routing for LELE: A DPL-friendly routing [102] for enhanced decomposability performs detailed routing and layout decomposition simultaneously. Each routing grid is associated with an additional variable that stores its coloring feasibility. While routing a net, the path that introduces fewer DPL-related conflicts will be selected. Redundant via insertion, which is a key yield improvement technique, introduces more complexity in DPL compliance.



Fig. 18. DPL-aware routing with lazy routing [104]. (a) Coloring together with routing may cause detour. (b) Lazy coloring reduces wirelength.

The challenge comes from the extra metal used to cover the via and the redundant via in both layers. To handle the extra complexity, [103] proposed a detailed routing framework to perform DPL and redundant via co-optimization.

In [104], two techniques, lazy color decision and last conflict segment recording, are proposed to further enhance double patterning friendly routing. The idea of lazy color decision is to delay the coloring of bi-colorable grids until more information is available. Fig. 18 shows an example where a precolored grid B exists and three nets  $(S_1, T_1)$ ,  $(S_2, T_2)$ , and  $(S_3, T_3)$  are to be routed. With a path searching algorithm, Path1 is first routed; however, there are several coloring options. If the coloring solution as shown in Fig. 18(a) is selected, Path2 and Path3 can then be obtained, where a detour is required for *Path3* to avoid conflict. With lazy coloring shown in Fig. 18(b), the Path1 is not immediately colored after its routing, but colored after Path3 is obtained. This technique allows more flexibility to reduce the number of stitches and wire length. However, because the coloring is done after the path searching phase, the path searching algorithm may not be able to detect within-path conflicts. To handle this problem, the last conflict segment recording technique is then applied to detect conflicts within a path during routing, which helps improve the success rate of coloring.

Different from DPL where the coloring conflicts can be detected by finding an odd-cycle, detecting TPL or the more general MPL coloring conflict during routing will be much more complicated due to the higher complexity of conflict graph and higher flexibility for color assignment. To solve the maze routing problem for multiple patterning lithography, [105] proposed a unified graph model as shown in Fig. 19. Every vertex in the routing grid is split into 12 vertices in the proposed graph model representing three colors in four routing directions. Fig. 19(a) shows the routes of three nets on the original routing grids, while Fig. 19(b) shows the corresponding routing on the TPL graph model. The shaded regions shown in red and blue are the conflict regions for the red and blue routes, respectively. Routing within a conflict region will induce more cost and, therefore, will be avoided if a conflict-free solution exists. The advantage of this graph model is that it can be easily extended for multiple patterning techniques.

TRIAD [106], a TPL-aware detailed routing based on the LELE process, is proposed to perform gridless routing and



Fig. 19. Triple patterning-aware routing with expanded graph [105]. (a) Routes on the original routing grid. (b) Routes on the expanded routing graph.



Fig. 20. TPL-aware routing with token graph to represent relative coloring relationship and the graph size. (a) TPL coloring. (b) Conflict graph and token assignment. (c) Token graph [106].

three-coloring with the objective of minimizing the total number of stitches. A special data structure, token graph-embedded conflict graph (TECG) composed of token graph (TG) and conflict graph (CG), is presented to facilitate TPL conflict detection. During path searching, [106] adopts TECG to detect if any TPL conflict occurs by the current routing wire segment. After detecting solvable TPL conflicts, TRIAD utilizes TECG to generate stitches in wire segments. With the assistance of TECG, TRIAD can generate stitches that cannot be generated by adopting conventional DPL stitch generation. TG is used to maintain the coloring relation among different vertex sets in CG. Instead of assigning physical colors into wire segments, tokens are used to represent the potential colors. In the case where three vertices comprise a three-clique, strictly colored component (SCC) is constructed to fix the coloring relation among these vertex sets in CG. Fig. 20(b) shows the TECG with one SCC  $scc = (T_1, T_2, T_3)$  of the layout in Fig. 20(a). The coloring result in Fig. 20(a) can be obtained by assigning  $T_1$ ,  $T_2$ , and  $T_3$  to color  $c_1$ ,  $c_2$ , and  $c_3$ , respectively, while  $T_4$ can be assigned to  $c_1$  or  $c_2$ . TG usually contains much less number of vertices than CG, making conflict detection more efficiently.

2) DPL/MPL-Aware Routing for SADP: For spacer-based multiple patterning lithography, it has, in general, a more restrictive layout requirement. It is still an open research problem how to push the limit of SADP, or even triple patterning and SAQP, to handle more general 2-D layouts with novel physical design and layout decomposition co-optimization. Note that stitch is not allowed in spacer-based MPL to resolve conflict.

An SADP-friendly detailed routing flow [107] is presented by performing detailed routing and layout decomposition concurrently. The main idea to improve the printability of routing patterns for SADP is to make pattens generated by the trim mask aligned to spacers. Therefore, [107] tried to route trim patterns around by mandrel patterns or move trim patterns away to less congested areas in the layout where addition assist patterns can be inserted later to improve the printability. In addition, the proposed router preserves the uniformity of pattern density between mandrel and trim masks, which is simpler than the optimization for LELE-type lithography. In [108], a set of SADP-aware layout planning guidelines are presented including the following.

- If both mandrel pattern and trim pattern are conflict-free when being assigned to a route, the mandrel pattern is preferred.
- If the candidate routes have the same routing cost and can only be assigned as trim patterns, the route with more spacer protection is preferred.
- 3) The distance between a trim pattern and a mandrel pattern is suggested to be larger than the forbidden spacing, although a valid routing solution only requires the minimum spacing to be satisfied. To further resolve layout decomposition conflicts, [108] performed proper layer assignment to separate conflicting patterns. By integrating the prescribed routing patterns together with the routing cost, the router can simultaneously perform multilayer routing and layout decomposition in a correct-by-construction manner.

In [109], a new grid structure with routing rules is presented and can be applied for SADP- and SAQP-aware routing. The grid structure partially preassigns different colors to adjacent rows/columns, and the routing can be obtained by connecting two pins on grids with the same color. This approach guarantees that patterns are protected by sidewall spacers and thus has no overlay problem. However, it is less flexible since all pins and connections must lie on the grids. Most recently, [110] proposed a new SID compliant detailed router for SADP lithography. To capture the decomposition violations and SID intrinsic residue issues, a graph model is proposed and a negotiated congestion based scheme is applied to solve the overall SADP routing problem.

#### VI. CAD FOR EUV LITHOGRAPHY

EUVL has been delayed by multiple technology nodes. The biggest challenge for EUVL volume production is the light source, which is still one or two orders of magnitude away from the requirement of reaching 100 wafer-per-hour volume production. The light source is purely an equipment/technology issue that CAD tools cannot do much. In the following, we will discuss several unique DFM challenges for EUVL which are different from the conventional lithography. First, EUVL wavelength is 13.5 nm which is good for lithographic resolution, but flare is inversely proportional to the square of the wavelength [111]; thus, EUVL suffers a much higher flare effect caused by surface roughness and light scattering. Flare will degrade aerial image contrast and wafer pattern uniformity [112], [113]. The second major issue of EUVL is the 3-D mask effect such as mask shadowing and multilayer reflection because the EUVL system is not governed by projection masks (as in conventional optical lithography), but reflective mirroring and nontelecentric masks [114], [115]. The non-telecentric illumination of the EUV mask affects feature imaging, which needs to be carefully considered in



Fig. 21. Total (short and long range) flare kernels in EUV lithography [111].

EUV lithography modeling [116], [117]. Other key issues with EUVL include line edge roughness (LER) [118], [119] and mask defects. It is necessary to extract and model the firstorder effects of these variations/defects and use them to guide EUVL proximity correction and EUVL-aware physical design.

## A. EUV Flare Modeling and Mitigation

It is important to model the variations and defects of EUVL accurately so that the model can be used to guide EUVL proximity correction and EUVL-aware physical design. Several challenging factors for full-chip EUVL modeling, flare, LER, and 3-D mask effects are discussed as follows.

Flare effect strongly depends on the pattern density. The flare effects can be long-range, medium-range, and short-range flare [120]. To compute the overall flare effect, a point spread function (PSF) derived from the surface roughness of the EUV optics can be applied, which can be fitted with a Gaussian function [121], [122]. Then, the aerial image I(x, y) on wafer can be calculated as follows:

$$I(x, y) = I_0(x, y)(1 - C) + I_{flare}(x, y)$$

$$I_{flare}(x, y) = I_0(x, y) \otimes PSF$$
(9)

where  $I_0(x, y)$  is the areal image without flare,  $I_{flare}(x, y)$  is a local flare intensity, and *C* is a normalization factor to compensate for energy conservation.

A multigrid structure to model the multirange flare effects is shown in Fig. 21. Flare contributions from short distances in PSF can be modeled with fine grids because the short range PSF has high gradients, while long range contributions can be calculated with coarser grids. The total flare contribution can be obtained by summing up the multirange effects [111].

One flare compensation strategy is to perform dummification [121], [123] to mitigate the flare effect, where dummy patterns are added to the layout area according to the flare distribution. Recently, [124] proposed a simultaneous flare level and flare variation optimization with dummification. Given a grid-based mask layout, a fast error-controlled flare map is first computed, and then the dummification process is performed using a quasi-inverse lithography technique. The dummification process consists of two stages: 1) global dummification, where dummy is assigned top-down to simultaneously optimize flare level and flare vibration, and 2) local refinement, where flare variation is further minimized in a greedy manner.

More research will be required to model EUVL effects accurately in full-chip scale, such as multirange flare modeling;



Fig. 22. EUV buried defect on a mask and the simulated aerial images [126].

3-D mask effect modeling considers layout-dependent variations, and so on. These models can then be used for EUVLaware proximity corrections and layout optimizations.

## B. EUV Blank Defect Mitigation

Currently, making a defect-free EUV mask blank is still too costly and impractical, which is one of the main challenges for EUVL mask fabrication. The main problem is the buried defect on the blank with multilayer reflecting structures. A EUV mask example is shown in Fig. 22. Buried defects may be caused by: 1) pits on the substrate surface, or 2) particles that are introduced on the substrate surface or during multilayer deposition. Although a mask marker can be used to reduce the density of buried defects, the accuracy of most inspection tools is still questionable. According to [125], there are many problems with the detection of defect locations where 10-30 nm inaccuracy is observed, and the inspection throughput is still far from the requirement. On the other hand, buried defects can be partially repaired by e-beam. However, there is a risk of damaging the multilayer structure. Therefore, it is necessary to develop a method to defective EUV mask blanks.

One approach to solve EUV blank defects is to move the mask patterns such that defects can be avoided. Burns et al. [127] first presented the pattern shifting and rotation process to mitigate defects using a simple enumerative technique. Zhang et al. [128] proposed an efficient layout relocation process to minimize the defect impact on feature boundaries. The idea is to shift the pattern on the blank and move the defects to the spare region where the printing image will not be affected. The pattern relocation problem is formulated into a rectangle overlapping problem and can be optimally solved. The experimental results showed that the patterns affected by the defects can be very much reduced. The followup study [129] further improves the performance to find all relocation positions throughout the entire blank. The algorithm first partitions the exposure field into rectilinear regions based on the defect positions and the die size. Then, the algorithm finds all relocation positions for each region in linear time.



Fig. 23. Variable shaped beam (VSB) is a conventional EBL technique.

In reality, there will be multiple copies of a die on a blank, and each die is allowed to be relocated individually to mitigate defect impact. The reticle floorplanning technique [130] is proposed based on a simulated annealing approach to minimize the design impact of buried defects for single-project reticles. A defect-aware multidie placement algorithm for EUV mask is developed in [131]. For a given die size and a defective blank, the algorithm maximizes the number of dies that can be placed within the exposure field such that the defect impact is completely avoided. The experimental results revealed an important tradeoff between the placement freedom and the mask failure tolerance, which deserves a special attention.

# VII. CAD FOR E-BEAM LITHOGRAPHY

EBL [132], [133] is one of the most promising candidates for the next-generation lithography technologies, along with EUVL. Compared with the traditional lithographic methodologies, EBL has several advantages.

- 1) Electron beam can be easily focused onto nanometer diameter with charged particle beam, which can avoid suffering from the diffraction limitation of light.
- The price of a photomask set is getting unaffordable. As a maskless technology, EBL can reduce the manufacturing cost.
- EBL allows a great flexibility for fast turnaround times and even late design modifications to correct or adapt a given chip layout.

Because of all these advantages, EBL is widely deployed in mask making, small volume LSI production, and research and development to develop the technological nodes ahead of mass production.

Variable shaped beam (VSB) is a conventional EBL technique, and its printing process is illustrated in Fig. 23. First, an electrical gun generates initial beam, which becomes uniform through the shaping aperture; then, the second aperture finalizes the target shape with a limited maximum size. In the VSB mode the whole layout should be decomposed into a set of nonoverlapping rectangles, through a process called layout fracturing. At the 22-nm logic node and beyond, because of the design shrink and the inverse lithography techniques or OPC, the total e-beam shot for each mask count could be larger than 1T [134]. Therefore, the low throughput has been and still is the main limitation of the EBL technique.

To overcome the throughput issue, several optimization methods have been proposed to reduce the EBL writing time to a reasonable level. In the following, we will survey some solutions to improve the writing time of EBL system.

## A. Layout Fracturing for Throughput Improvement

As discussed above, one of the most critical steps in EBL writing process is the layout fracturing, where the layout pattern is decomposed into numerous nonoverlapping rectangles or triangulars. Subsequently, all the rectangles are prepared and exposed by EBL writing machines, where each fractured rectangle is shot by one electron beam. Note that small size feature, denoted as sliver, may lead to an increase in the mask error enhancement factor (MEEF) [135]. Since an increase of MEEF will cause larger CD variation or more manufacturing defects, either the number of slivers or the sliver issue, the layout fracturing problem is distinct with the polygon decomposition, in general, geometrical science. There are several works for the layout decomposition problem [136]–[138].

It will be noted that as the minimum feature size further decreases the number of shapes to be printed will be steadily increased, which may cause the low throughput problem. To overcome this problem, different strategies have been proposed to reduce the EBL writing time. One method is called model based fracturing, where the input layout is decomposed into circles and overlapping is accommodated [139], [140]. Another technique is called L-shape shot strategy, where L-shape beams can be written in one shot [141]–[143]. It will be noted that although one more aperture is needed, the L-shape shot strategy has the potentiality to reduce the EBL writing time or cost by 50% if all rectangles are combined into L-shapes.

#### B. Design for Character Projection

To improve the throughput, recently another new technique, called character projection (CP), has been proposed. The main idea of CP is that some complex shapes or characters can be prepared on a stencil and each character can be printed in one shot. For those shapes that cannot find matching characters on the stencil, they have to be decomposed into VSBs. During manufacturing, any layout pattern that can be found on the stencil will be chosen and directly projected into the mask/wafer in one shot. Due to less beam shots for the same layout, the CP system has much higher throughput than VSB. However, only a limited number of character candidates can be employed, because of the area constraint of the stencil. For modern design, it is not practical to fully make use of CP due to numerous distinct circuit patterns. Those patterns, not contained by any character, are still required to be written by VSB [144].

Although the CP mode can effectively reduce the EBL writing time, it introduces a more design challenge to the CAD flow. It is intuitive that commonly used circuit patterns should be selected as characters for minimizing the total number of shots, hence projection time and throughput. Sugihara *et al.* [145] provided an algorithm for the technology mapping problem to generate the repeating patterns. These repeating patterns are extracted from the mask data after OPC [146]. Besides, during standard cell design and routing stages, some constraints are introduced to generate CP friendly patterns [147], [148].

In addition, one design step, called stencil planning, is provided to take advantage of the CP mode. First, this step solves the scheduling of character candidates between the VSB mode and the CP mode. Besides, the relative locations of characters are considered. The character sizing problem is handled in [149]. In [150] and [151], the stencil planning was viewed as a character selection problem, where ILP is applied to select a group of characters for minimizing total projection time. For each character, blanking spaces are usually reserved around its enclosed rectangular circuit pattern. Yuan et al. [152] considered the overlapping of characters in the stencil planning. Du et al. [153] proposed a series of methods, including character design, stencil compaction, and layout matching for CP based EBL. An area-efficient stencil design was presented for the CP improvement of VIA patterns, where each character can contain at most three VIAs. Recently, Ikeno et al. [154] adopted 1-D VIA arrays architecture to increase VIA numbers for each character, while saving the stencil area by superposed characters. Besides, CP throughput is further improved by layout constraints for VIA arrangement. To further overcome EBL throughput limitation, a multicolumn cell (MCC) system was proposed as an extension to the conventional CP, where several independent CPs are used to further speed up the writing process. In [155], a set of algorithms were proposed to solve the overlapping-aware stencil planning problems for the MCC system.

#### C. Other Design Challenges

Apart from the throughput issue, several other design problems are involved in EBL design flow. Here, we list two of them: subfield scheduling and massively parallel writing.

In EBL design flow, most of the beam energy is released as heat and accumulates in the local area of writing. Resist heating has been identified as a main contributor to CD distortion in EBL writing [156]. To solve the heat problem, one solution is called subfield scheduling, which reorders the sequence of the layout writing process to avoid the successive writing of subfields that are close to each other. Babin *et al.* [156] proposed a Lagarias based scheduling, and [157] presented a greedy-based improvement. Recently, Fang *et al.* [158] formulated the problem into a constrained maximum scatter traveling salesman problem (constrained MSTSP). Although the general constrained MSTSP problem is NP-hard, they identified a special case that can be solved optimally in linear time. A framework was proposed which first decomposed the problem into a set of subproblems, and then merged all subsolutions together.

Massively parallel EBL writing is under active research and development for high throughput e-beam lithography. Recently, several industry EBL writing tools, i.e., MAPPER [159] and REBL [160], have applied the parallel writing technique. However, it is not clear what CAD issue will be important for the massively parallel e-beam writing until the equipment/technology reaches some maturity.

#### VIII. CONCLUSION

In this paper, we have surveyed key design for manufacturability issues with emerging nanolithography technologies, including DPL/MPL, EUVL, and EBL. We first illustrate the fundamental of lithography modeling and analysis, which can be used for post-lithography geometrical image simulations, electrical analysis, as well as optical proximity correction. Note that detailed lithography simulations are very computationally expensive, and are thus difficult to be used in inner loops of early physical design stages. To raise the level of abstraction, modern lithography hotspot detection techniques that provide a faster hotspot identification based on pattern matching and machine learning are discussed. We then demonstrate the challenges of mask synthesis and discuss how modern RET techniques can improve the printability. To scale further with the 193-nm lithography, double/multiple patterning lithography has been widely used. There are two mainstream processes, LELE and SADP, which will put different constraints and requirements to the layout. Layout decomposition is a fundamental problem for DPL/MPL, and we have discussed various studies to minimize conflict and stitch, balance the mask density, and control the overlay.

With further scaling of feature size into very deep subwavelength, the mask-level manipulation conventionally performed at the fab is limited if the physical design sent to the fab is not lithography friendly. It is necessary to integrate lithography awareness into nanometer VLSI physical design flow to ensure high manufacturability. Several lithography-friendly physical design challenges and recent studies including routing, standard cell design, and placement are presented. Tight physical design and technology co-optimization is mandatory to make the further scaling worthwhile. This may call for new cell and routing design architectures that favor very regular fabrics and reconfigurability.

While the immediate technology nodes such as 22 nm and 14 nm will still be mainly using 193-nm immersion lithography, alternative lithography technologies such as EUVL, EBL are under heavy research and development. They all have their own technology challenges and CAD opportunities, e.g., flare effects and mask defect for EUV, throughput for EBL, and ultraregular layout for DSA [161]. In the longer horizon, hybrid lithography [76] will be very interesting for ultimate nanopatterning, e.g., DPL/MPL with e-beam cutting [77]–[79], DSA with EBL, EUV with MPL, and so on. The DFM research for hybrid lithography is still wide open for ultimate patterning with acceptable cost. No exponential scaling can be forever. As the feature size scaling slows down or stops at the end, other equivalent scaling, such as 3-D IC integration, new material and devices, and new architecture and design paradigms, will still have a lot of room to improve and continue the equivalent Moore's law benefit.

## ACKNOWLEDGMENT

The authors would like to thank Dr. L. Liebmann and Dr. R. Puri, IBM, for their helpful discussions.

#### REFERENCES

- G. E. Moore, "Cramming more components onto integrated circuits," *Electron. Mag.*, vol. 38, pp. 114–117, Apr. 1965.
- [2] Semiconductor Industry Association. (2012). International Technology Roadmap for Semiconductors [Online]. Available: http://public.itrs.net/
- [3] D. Gil, T. Bailey, D. Corliss, M. J. Brodsky, P. Lawson, M. Rutten, Z. Chen, N. Lustig, T. Nigussie, K. Petrillo, and C. Robinson, "First microprocessors with immersion lithography," in *Proc. SPIE Optical Microlithography XVIII*, vol. 5754. 2004, pp. 119–128.
- [4] R. H. French, H. Sewell, M. K. Yang, S. Peng, D. McCafferty, W. Qiu, R. C. Wheland, M. F. Lemon, L. Markoya, and M. K. Crawford, "Imaging of 32-nm 1:1 lines and spaces using 193-nm immersion interference lithography with second-generation immersion fluids to achieve a numerical aperture of 1.5 and a k<sub>1</sub> of 0.25," *J. Microlithography Microfabrication Microsyst.*, vol. 4, no. 3, p. 031103, 2005.
- [5] A. J. Strojwas, T. Jhaveri, V. Rovner, and L. Pileggi, "Creating an affordable 22nm node using design-lithography co-optimization," in *Proc. ACM/IEEE DAC*, 2009, pp. 95–96.
- [6] F. Schellenberg, "A little light magic," *IEEE Spectrum*, vol. 40, no. 9, pp. 34–39, Sep. 2003.
- [7] L. W. Liebmann, "Layout impact of resolution enhancement techniques: Impediment or opportunity?" in *Proc. ACM ISPD*, 2003, pp. 110–117.
- [8] F. M. Schellenberg, *Resolution Enhancement Technology: The Past, the Present and Extension for the Future*, Mentor Graphics White Paper, SPIE Microlithography Plenary, 2004.
- [9] C. A. Mack, *Field Guide to Optical Lithography*. Bellingham, WA, USA: SPIE, 2006.
- [10] R. Socha, X. Shi, and D. LeHoty, "Simultaneous source mask optimization (SMO)," in *Proc. Photomask Next-Generation Lithography Mask Technology XII*, vol. 5853, no. 1. 2005, pp. 180–193.
- [11] A. E. Rosenbluth, D. O. Melville, K. Tian, S. Bagheri, J. Tirapu-Azpiroz, K. Lai, A. Waechter, T. Inoue, L. Ladanyi, F. Barahona, K. Scheinberg, M. Sakamoto, H. Muta, E. Gallagher, T. Faure, M. Hibbs, A. Tritchkov, and Y. Granik, "Intensive optimization of masks and sources for 22nm lithography," in *Proc. SPIE Optical Microlithography XXII*, vol. 7274. 2009, pp. 727409-1–727409-15.
- [12] K. Lai, A. E. Rosenbluth, S. Bagheri, J. Hoffnagle, K. Tian, D. Melville, J. Tirapu-Azpiroz, M. Fakhry, Y. Kim, S. Halle, G. McIntyre, A. Wagner, G. Burr, M. Burkhardt, D. Corliss, E. Gallagher, T. Faure, M. Hibbs, D. Flagello, J. Zimmermann, B. Kneer, F. Rohmund, F. Hartung, C. Hennerkes, M. Maul, R. Kazinczi, A. Engelen, R. Carpaij, R. Groenendijk, J. Hageman, and C. Russ, "Experimental result and simulation analysis for the use of pixelated illumination from source mask optimization for 22nm logic lithography process," in *Proc. SPIE Optical Microlithography XXII*, vol. 7274. 2009, pp. 72740A-1–72740A-12.
- [13] B. J. Lin, "Making double patterning cost single," J. Micro/ Nanolithography MEMS MOEMS, vol. 8, no. 1, p. 010101, 2009.
- [14] W. H. Arnold, "Guest editorial: Special section on double-patterning lithography," *J. Micro/Nanolithography MEMS MOEMS*, vol. 8, no. 1, p. 011001, 2009.
- [15] D. Z. Pan, "What is double patterning lithography and its impact on nanometer design?" SIGDA Newsletter, vol. 39, no. 10, p. 1, Oct. 2009.
- [16] J.-S. Yang and D. Z. Pan, "Overlay aware interconnect and timing variation modeling for double patterning technology," in *Proc. IEEE/ACM ICCAD*, 2008, pp. 488–493.
- [17] K. Jeong and A. B. Kahng, "Timing analysis and optimization implications of bimodal CD distribution in double patterning lithography," in *Proc. IEEE/ACM ASPDAC*, 2009, pp. 486–491.
- [18] K. Jeong, A. B. Kahng, and R. O. Topaloglu, "Is overlay error more important than interconnect variations in double patterning?" in *Proc. ACM Workshop SLIP*, 2009, pp. 3–10.

- [19] A. J. Hazelton, S. Wakamoto, S. Hirukawa, M. McCallum, N. Magome, J. Ishikawa, C. Lapeyre, I. Guilmeau, S. Barnola, and S. Gaugiran, "Double-patterning requirements for optical lithography and prospects for optical extension without double patterning," *J. Micro/Nanolithography MEMS MOEMS*, vol. 8, no. 1, p. 011003, 2009.
- [20] A. Carlson and T.-J. Liu, "Negative and iterated spacer lithography processes for low variability and ultradense integration," in *Proc. SPIE Optical Microlithography XXI*, vol. 6924. 2008, pp. 69240B-1– 69240B-9.
- [21] Y. Borodovsky, "Lithography 2009 overview of opportunities," in *Proc. Semicon West*, 2009.
- [22] C. A. Mack, Fundamental Principles of Optical Lithography: The Science of Microfabrication. New York, NY, USA: Wiley, 2008.
- [23] H. J. Levinson, *Principles of Lithography*, 3rd ed. Bellingham, WA, USA: SPIE, 2011.
- [24] J. Mitra, P. Yu, and D. Z. Pan, "RADAR: RET-aware detailed routing using fast lithography simulations," in *Proc. ACM/IEEE DAC*, 2005, pp. 269–372.
- [25] C. Mack, Fundamental Principles of Optical Lithography: The Science of Microfabrication. New York, NY, USA: Wiley-Interscience, 2008.
- [26] P. Yu, S. X. Shi, and D. Z. Pan, "Process variation aware OPC with variational lithography modeling," in *Proc. ACM/IEEE DAC*, 2006, pp. 785–790.
- [27] J. A. Torres, "Layout verification in the era of process uncertainty: Target process variability bands versus actual process variability bands," in *Proc. SPIE Design Manufacturability Through Design-Process Integration II*, vol. 6925. 2008, pp. 692509-1–692509-8.
- [28] Y. Ma, H. Levinson, and T. Wallow, "Line edge roughness impact on critical dimension variation," in *Proc. SPIE Metrology Inspection Process Control Microlithography XXI*, vol. 6518. 2007, pp. 651824-1–651824-12.
- [29] Y. Ban and D. Z. Pan, "Modeling of layout aware line-edge roughness and poly optimization for leakage minimization," *IEEE J. Emerging Select. Topics Circuits Syst.*, vol. 1, no. 2, pp. 150–159, Jun. 2011.
- [30] Y. Ban, S. Sundareswaran, and D. Pan, "Electrical impact of lineedge roughness on sub-45nm node standard cells," *J. Microlithography Microfabrication Microsyst.*, vol. 9, no. 4, pp. 041206-1–041206-10, 2010.
- [31] S.-D. Kim, H. Wada, and J. C. Woo, "TCAD-based statistical analysis and modeling of gate line-edge roughness effect on nanoscale MOS transistor performance and scaling," *IEEE Trans. Semicond. Manuf.*, vol. 17, no. 2, pp. 192–200, Feb. 2004.
- [32] W. J. Poppe, L. Capodieci, J. Wu, and A. Neureuther, "From poly line to transistor: Building BSIM models for non-rectangular transistors," in *Proc. SPIE Design Process Integr. Microelectron. Manufacturing IV*, vol. 6156. 2006, pp. 61560P-1–61560P-9.
- [33] S. X. Shi, P. Yu, and D. Z. Pan, "A unified non-rectangular device and circuit simulation model for timing and power," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design*, Nov. 2006, pp. 423–428.
- [34] J. Kim and M. Fan, "Hotspot detection on Post-OPC layout using full chip simulation based verification tool: A case study with aerial image simulation," in *Proc. SPIE 23rd Annu. BACUS Symp. Photomask Technol.*, vol. 5256. 2003, pp. 919–925.
- [35] E. Roseboom, M. Rossman, F.-C. Chang, and P. Hurat, "Automated full-chip hotspot detection and removal flow for interconnect layers of cell-based designs," in *Proc. SPIE Design Manufacturability Through Design-Process Integr.*, vol. 6521. 2007, p. 65210C.
- [36] D. Ding, B. Yu, J. Ghosh, and D. Z. Pan, "EPIC: Efficient prediction of IC manufacturing hotspots with a unified metaclassification formulation," in *Proc. IEEE/ACM ASPDAC*, 2012, pp. 263–270.
- [37] A. B. Kahng, C.-H. Park, and X. Xu, "Fast dual graph based hotspot detection," in *Proc. SPIE Photomask Technol.*, vol. 6349. 2006, pp. 63490H-1–63490H-8.
- [38] H. Yao, S. Sinha, C. Chiang, X. Hong, and Y. Cai, "Efficient processhotspot detection using range pattern matching," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design*, 2006, pp. 625–632.
- [39] J. Xu, S. Sinha, and C. C. Chiang, "Accurate detection for processhotspots with vias and incomplete specification," in *Proc. IEEE/ACM ICCAD*, 2007, pp. 839–846.
- [40] Y.-T. Yu, Y.-C. Chan, S. Sinha, I. H.-R. Jiang, and C. Chiang, "Accurate process-hotspot detection using critical design rule extraction," in *Proc. ACM/IEEE DAC*, 2012, pp. 1167–1172.
- [41] S.-Y. Lin, J.-Y. Chen, J.-C. Li, W. Y. Wen, and S.-C. Chang, "A novel fuzzy matching model for lithography hotspot detection," in *Proc. ACM/IEEE DAC*, 2013, pp. 68:1–68:6.

- [42] D. Ding, X. Wu, J. Ghosh, and D. Z. Pan, "Machine learning based lithographic hotspot detection with critical-feature extraction and classification," in *Proc. IEEE ICICDT*, 2009, pp. 219–222.
- [43] D. G. Drmanac, F. Liu, and L.-C. Wang, "Predicting variability in nanoscale lithography processes," in *Proc. ACM/IEEE DAC*, 2009, pp. 545–550.
- [44] J.-Y. Wuu, F. G. Pikus, A. Torres, and M. Marek-Sadowska, "Rapid layout pattern classification," in *Proc. IEEE/ACM ASPDAC*, 2011, pp. 781–786.
- [45] Y.-T. Yu, G.-H. Lin, I. H.-R. Jiang, and C. Chiang, "Machinelearning-based hotspot detection using topological classification and critical feature extraction," in *Proc. ACM/IEEE DAC*, 2013, pp. 67:1–67:6.
- [46] D. Ding, J. A. Torres, and D. Z. Pan, "High performance lithography hotspot detection with successively refined pattern identifications and machine learning," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 30, no. 11, pp. 1621–1634, Nov. 2011.
- [47] J. A. Torres, "ICCAD-2012 CAD contest in fuzzy pattern matching for physical verification and benchmark suite," in *Proc. IEEE/ACM ICCAD*, 2012, pp. 349–350.
- [48] N. Ma, J. Ghan, S. Mishra, C. Spanos, K. Poolla, N. Rodriguez, and L. Capodieci, "Automatic hotspot classification using pattern-based clustering," in *Proc. SPIE Design Manufacturability Through Design-Process Integration II*, vol. 6925. 2008, pp. 692505-1–692505-10.
- [49] J. Ghan, N. Ma, S. Mishra, C. Spanos, K. Poolla, N. Rodriguez, and L. Capodieci, "Clustering and pattern matching for an automatic hotspot classification and detection system," in *Proc. SPIE Design Manufacturability Through Design-Process Integration III*, vol. 7275. 2009, pp. 727516-1–727516-11.
- [50] J. Guo, F. Yang, S. Sinha, C. Chiang, and X. Zeng, "Improved tangent space based distance metric for accurate lithographic hotspot classification," in *Proc. ACM/IEEE DAC*, 2012, pp. 1173–1178.
- [51] N. B. Cobb and Y. Granik, "OPC methods to improve image slope and process window," in *Proc. SPIE Design Process Integr. Microelectron. Manuf.*, vol. 5042. 2003, pp. 116–125.
- [52] C. Hsuan, C. Hu, F. Lo, E. Yang, T. Yang, K. Chen, and C.-Y. Lu, "Multiple-step process window aware OPC for hyper-NA lithography," in *Proc. SPIE Optical Microlithography XXVI*, vol. 8683. 2013, pp. 868323-1–868323-10.
- [53] D. S. Abrams and L. Pang, "Fast inverse lithography technology," in *Proc. SPIE Optical Microlithography XIX*, vol. 6154. 2006, pp. 61541J-1–61541J-9.
- [54] P. Yu and D. Z. Pan, "TIP-OPC: A new topological invariant paradigm for pixel based optical proximity correction," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design*, 2007, pp. 847–853.
- [55] P. Gupta, A. Kahng, D. Sylvester, and J. Yang, "A cost-driven lithographic correction methodology based on off-the-shelf sizing tools," in *Proc. ACM/IEEE DAC*, 2003, pp. 16–21.
- [56] P. Gupta, A. B. Kahng, D. Sylvester, and J. Yang, "Performance-driven optical proximity correction for mask cost reduction," *J. Microlithog*raphy Microfabrication Microsyst., vol. 6, no. 3, p. 031005, 2007.
- [57] S.-H. Teh, C.-H. Heng, and A. Tay, "Design-process integration for performance-based OPC framework," in *Proc. DAC*, 2008, pp. 522–527.
- [58] S. Banerjee, P. Elakkumanan, L. W. Liebmann, and M. Orshansky, "Electrically driven optical proximity correction based on linear programming," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design*, Nov. 2008, pp. 473–479.
- [59] V. Wiaux, S. Verhaegen, S. Cheng, F. Iwamoto, P. Jaenen, M. Maenhoudt, T. Matsuda, S. Postnikov, and G. Vandenberghe, "Split and design guidelines for double patterning," in *Proc. SPIE Optical Microlithography XXI*, vol. 6924. 2008, pp. 692409-1–692409-11.
- [60] R. S. Ghaida and P. Gupta, "Within-layer overlay impact for design in metal double patterning," *IEEE Trans. Semicond. Manuf.*, vol. 23, no. 3, pp. 381–390, Aug. 2010.
- [61] A. B. Kahng, C.-H. Park, X. Xu, and H. Yao, "Layout decomposition approaches for double patterning lithography," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 29, no. 9, pp. 939–952, Jun. 2010.
- [62] K. Yuan, J.-S. Yang, and D. Z. Pan, "Double patterning layout decomposition for simultaneous conflict and stitch minimization," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 29, no. 2, pp. 185–196, Feb. 2010.
- [63] Y. Xu and C. Chu, "A matching based decomposer for double patterning lithography," in *Proc. ACM ISPD*, 2010, pp. 121–126.

- [64] S.-Y. Chen and Y.-W. Chang, "Native-conflict-aware wire perturbation for double patterning technology," in *Proc. IEEE/ACM ICCAD*, 2010, pp. 556–561.
- [65] X. Tang and M. Cho, "Optimal layout decomposition for double patterning technology," in *Proc. IEEE/ACM ICCAD*, 2011, pp. 9–13.
- [66] Y. Xu and C. Chu, "GREMA: Graph reduction based efficient mask assignment for double patterning technology," in *Proc. IEEE/ACM ICCAD*, 2009, pp. 601–606.
- [67] J.-S. Yang, K. Lu, M. Cho, K. Yuan, and D. Z. Pan, "A new graph-theoretic, multiobjective layout decomposition framework for double patterning lithography," in *Proc. IEEE/ACM ASPDAC*, 2010, pp. 637–644.
- [68] C.-H. Hsu, Y.-W. Chang, and S. R. Nassif, "Simultaneous layout migration and decomposition for double patterning technology," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 30, no. 2, pp. 284–294, Feb. 2011.
- [69] K. Yuan and D. Z. Pan, "WISDOM: Wire spreading enhanced decomposition of masks in double patterning lithography," in *Proc. IEEE/ACM ICCAD*, 2010, pp. 32–38.
- [70] S.-Y. Fang, S.-Y. Chen, and Y.-W. Chang, "Native-conflict and stitchaware wire perturbation for double patterning technology," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 31, no. 5, pp. 703–716, May 2012.
- [71] R. S. Ghaida, K. B. Agarwal, S. R. Nassif, X. Yuan, L. W. Liebmann, and P. Gupta, "A framework for double patterning-enabled design," in *Proc. IEEE/ACM ICCAD*, 2011, pp. 14–20.
- [72] M. Mirsaeedi, J. A. Torres, and M. Anis, "Self-aligned double patterning (SADP) layout decomposition," in *Proc. IEEE ISQED*, 2011, pp. 1–7.
- [73] H. Zhang, Y. Du, M. D. Wong, and R. Topaloglu, "Self-aligned double patterning decomposition for overlay minimization and hot spot detection," in *Proc. ACM/IEEE DAC*, 2011, pp. 71–76.
- [74] Y. Ban, K. Lucas, and D. Z. Pan, "Flexible 2-D layout decomposition framework for spacer-type double pattering lithography," in *Proc. ACM/IEEE DAC*, 2011, pp. 789–794.
- [75] Z. Xiao, H. Zhang, Y. Du, and M. D. Wong, "A polynomial time exact algorithm for self-aligned double patterning layout decomposition," in *Proc. ACM ISPD*, 2012, pp. 17–24.
- [76] Y. Borodovsky, "MPProcessing for MPProcessors," in *Proc. Maskless Lithography Multibeam Mask Writer Workshop*, 2010.
- [77] D. Lam, D. Liu, and T. Prescop, "E-beam direct write (EBDW) as complementary lithography," *Proc. SPIE Photomask Technol.*, vol. 7823. 2010, pp. 78231C-1–78231C-6.
- [78] D. Lam, E. D. Liu, M. C. Smayling, and T. Prescop, "E-beam to complement optical lithography for 1-D layouts," in *Proc. SPIE Alternative Lithographic Technologies III*, vol. 7970. 2011, pp. 797011-1–797011-8.
- [79] Y. Du, H. Zhang, M. Wong, and K.-Y. Chao, "Hybrid lithography optimization with E-beam and immersion processes for 16nm 1-D gridded design," in *Proc. IEEE/ACM ASPDAC*, 2012, pp. 707–712.
- [80] C. Cork, J.-C. Madre, and L. Barnes, "Comparison of triple-patterning decomposition algorithms using aperiodic tiling patterns," in *Proc. SPIE Photomask Next-Generation Lithography Mask Technology XV*, vol. 7028. 2008, pp. 702839-1–702839-7.
- [81] B. Yu, K. Yuan, B. Zhang, D. Ding, and D. Z. Pan, "Layout decomposition for triple patterning lithography," in *Proc. IEEE/ACM ICCAD*, 2011, pp. 1–8.
- [82] S.-Y. Fang, W.-Y. Chen, and Y.-W. Chang, "A novel layout decomposition algorithm for triple patterning lithography," in *Proc. ACM/IEEE DAC*, 2012, pp. 1185–1190.
- [83] R. S. Ghaida, K. B. Agarwal, L. W. Liebmann, S. R. Nassif, and P. Gupta, "A novel methodology for triple/multiple-patterning layout decomposition," in *Proc. SPIE Design Manufacturability Through Design-Process Integr.*, vol. 8327. 2011, pp. 83270M-1–83270M-8.
- [84] J. Kuang and E. F. Y. Young, "An efficient layout decomposition approach for triple patterning lithography," in *Proc. ACM/IEEE Design Autom. Conf.*, 2013, pp. 1–6.
- [85] K. Lucas, C. Cork, B. Yu, G. Luk-Pat, B. Painter, and D. Z. Pan, "Implications of triple patterning for 14 nm node design and patterning," in *Proc. SPIE Design Manufacturability Through Design-Process Integration VI*, vol. 8327. 2012, pp. 832703-1–832703-12.
- [86] Y. Chen, Q. Cheng, and W. Kang, "Technological merits, process complexity, and cost analysis of self-aligned multiple patterning," in *Proc. SPIE Optical Microlithography XXV*, vol. 8326. 2012, pp. 832620-1–832620-14.
- [87] H. Zhang, Y. Du, M. D. Wong, and R. O. Topaloglu, "Characterization and decomposition of self-aligned quadruple patterning friendly

layout," in *Proc. SPIE Optical Microlithography XXV*, vol. 8326. 2012, pp. 83260F-1–83260F-11.

- [88] Y. Ban, S. Sundareswaran, and D. Z. Pan, "Total sensitivity based DFM optimization of standard library cells," in *Proc. ACM ISPD*, 2010, pp. 113–120.
- [89] Y. Ban and D. Z. Pan, "Compact modeling and robust layout optimization for contacts in deep subwavelength lithography," in *Proc. ACM/IEEE Design Autom. Conf.*, 2010, pp. 408–411.
- [90] T. Jhaveri, V. Rovner, L. Liebmann, L. Pileggi, A. J. Strojwas, and J. D. Hibbeler, "Co-optimization of circuits, layout and lithography for predictive technology scaling beyond gratings," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 29, no. 4, pp. 509–527, Apr. 2010.
- [91] A. Kahng, S. Muddu, and C. Park, "Auxiliary pattern-based OPC for better printability, timing and leakage control," SPIE J. Microlithography, Microfabrication Microsyst., vol. 7, no. 1, p. 013002, 2008.
- [92] P. Gupta, A. B. Kahng, and C.-H. Park, "Detailed placement for improved depth of focus and CD control," in *Proc. IEEE/ACM ASPDAC*, 2005, pp. 343–348.
- [93] S. Hu, P. Shah, and J. Hu, "Pattern sensitive placement perturbation for manufacturability," *IEEE Trans. Very Large Scale Integr. Syst.*, vol. 18, no. 6, pp. 1002–1006, Jun. 2010.
- [94] D. Z. Pan, M. Cho, K. Yuan, and Y. Ban, "Lithography friendly routing: From construct-by-correction to correct-by-construction," in *Proc. Int. Conf. Solid-State Integr. Circuit Technol.*, 2008, p. 6.
- [95] D. Z. Pan, M. Cho, and K. Yuan, "Manufacturability aware routing in nanometer VLSI," in *Foundations and Trends in Electronic Design Automation*. Now Publishers Inc., 2010, pp. 1–97.
- [96] T. Kong, H. Leung, V. Raghavan, A. K. Wong, and S. Xu, "Modelassisted routing for improved lithography robustness," *Proc. SPIE Design Manufacturability Through Design-Process Integration*, vol. 6521. 2007, pp. 65210D-1–65210D-5.
- [97] L.-D. Huang and M. D. F. Wong, "Optical proximity correction (OPC): Friendly maze routing," in *Proc. ACM/IEEE DAC*, 2004, pp. 186–191.
- [98] Y.-R. Wu, M.-C. Tsai, and T.-C. Wang, "Maze routing with OPC consideration," in *Proc. ACM/IEEE DAC*, 2005, pp. 198–203.
- [99] T.-C. Chen, G.-W. Liao, and Y.-W. Chang, "Predictive formulae for OPC with applications to lithography-friendly routing," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 29, no. 1, pp. 40–50, Jan. 2010.
- [100] M. Cho, K. Yuan, Y. Ban, and D. Z. Pan, "ELIAD: Efficient lithography aware detailed routing algorithm with compact and macro post-OPC printability prediction," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 28, no. 7, pp. 1006–1016, Jul. 2009.
- [101] D. Ding, J.-R. Gao, K. Yuan, and D. Z. Pan, "AENEID: A generic lithography-friendly detailed router based on post-RET data learning and hotspot detection," in *Proc. ACM/IEEE DAC*, 2011, pp. 795–800.
- [102] M. Cho, Y. Ban, and D. Z. Pan, "Double patterning technology friendly detailed routing," in *Proc. IEEE/ACM Int. Conf. Computer-Aided Design*, 2008, pp. 506–511.
- [103] K. Yuan, K. Lu, and D. Z. Pan, "Double patterning lithography friendly detailed routing with redundant via consideration," in *Proc. ACM/IEEE DAC*, Jul. 2009, pp. 63–66.
- [104] X. Gao and L. Macchiarulo, "Enhancing double-patterning detailed routing with lazy coloring and within-path conflict avoidance," in *Proc. Design Autom. Test Eur.*, 2011, pp. 1279–1284.
- [105] Q. Ma, H. Zhang, and M. D. F. Wong, "Triple patterning aware routing and its comparison with double patterning aware routing in 14nm technology," in *Proc. ACM/IEEE DAC*, 2012, pp. 591–596.
- [106] Y.-H. Lin, B. Yu, D. Z. Pan, and Y.-L. Li, "TRIAD: A triple patterning lithography aware detailed router," in *Proc. IEEE/ACM ICCAD*, 2012, pp. 123–129.
- [107] M. Mirsaeedi, J. A. Torres, and M. Anis, "Self-aligned doublepatterning (SADP) friendly detailed routing," *Proc. SPIE Design Manufacturability Through Design-Process Integration V*, vol. 7974. 2011, pp. 797400-1–797400-9.
- [108] J.-R. Gao and D. Z. Pan, "Flexible self-aligned double patterning aware detailed routing with prescribed layout planning," in *Proc. ACM ISPD*, 2012, pp. 25–32.
- [109] C. Kodama, H. Ichikawa, K. Nakayama, T. Kotani, S. Nojima, S. Mimotogi, S. Miyamoto, and A. Takahashi, "Self-aligned double and quadruple patterning-aware grid routing with hotspots control," in *Proc. IEEE/ACM ASPDAC*, 2013, pp. 267–272.
- [110] Y. Du, Q. Ma, H. Song, J. Shiely, and G. Luk-Pat, "Spacer-isdielectric-compliant detailed routing for self-aligned double patterning lithography," in *Proc. ACM/IEEE DAC*, 2013, pp. 1–6.

- [111] Y. Arisawa, H. Aoyama, T. Uno, and T. Tanaka, "EUV flare correction for the half-pitch 22nm node," in *Proc. SPIE Extreme Ultraviolet (EUV) Lithography*, vol. 7636. 2010, pp. 763618-1–763618-11.
- [112] J. Moon, C. Kim, B. Nam, B. Nam, Y. Hyun, S. Kim, C. Lim, Y. Kim, M. Kim, Y. Choi, C. Kim, and D. Yim, "Evaluation of shadowing and flare effect for EUV tool," in *Proc. SPIE Alternative Lithographic Technol.*, vol. 7271. 2009, pp. 727144-1–727144-10.
- [113] H. Mizuno, G. McIntyre, C. Koay, M. Burkhardt, B. Fontaine, and O. Wood, "Flare evaluation of ASML alpha demo tool," in *Proc. SPIE Alternative Lithographic Technol.*, vol. 7271. 2009, pp. 72710U-1–72710U-8.
- [114] V. Domnenko, T. Schmoeller, and T. Klimpel, "Analysis of EUVL mask effects under partially coherent illumination," in *Proc. SPIE Alternative Lithographic Technol.*, vol. 7271. 2009, pp. 727141-1–727141-11.
- [115] P. Evanschitzky and A. Erdmann, "Fast near field simulation of optical and EUV masks using the waveguide method," in *Proc. SPIE Eur. Mask Lithography*, vol. 6533. 2007, pp. 65330Y-1–65330Y-12.
- [116] G. McIntyre, C. Seng Koay, M. Burkhardt, H. Mizuno, and O. Wood, "Modeling and experiments of non-telecentric thick mask effects for EUV lithography," in *Proc. SPIE Alternative Lithographic Technol.*, vol. 7271. 2009, pp. 72711C-1–72711C-12.
- [117] J. Mailfert, C. Zuniga, V. Philipsen, K. Adam, M. Lam, J. Word, E. Hendrickx, G. Vandenberghe, and B. Smith, "3D mask modeling for EUV lithography," in *Proc. SPIE Extreme Ultraviolet (EUV) Lithography III*, vol. 8322. 2012, pp. 832224-1–832224-11.
- [118] D. Ruzic, C. Struck, R. Raju, M. Neumann, R. Flauta, and R. Bristol, "Line edge roughness reduction studies employing grazing incidence ion beam," in *Proc. Int. Conf. EIPBN*, 2009.
- [119] P. Naulleau and S. George, "Implications of image plane line-edge roughness requirements on extreme ultraviolet mask specifications," in *Proc. SPIE Photomask Next-Generation Lithography Mask Technology* XVI, vol. 7379. 2009, pp. 737900-1–737900-11.
- [120] S. Jang, L. Zavyalova, B. Ward, and K. Lucas, "Requirements and results of a full-field EUV OPC flow," *Proc. SPIE Alternative Lithographic Technologies*, vol. 7271. 2009, p. 72711A.
- [121] F. Schellenberg, J. Word, and O. Toublan, "Layout compensation for EUV flare," in *Proc. SPIE Emerging Lithographic Technol. IX*, vol. 5751, 2005, pp. 320–329.
- [122] S. Lee, M. Chandhok, J. Roberts, and B. Rice, "Characterization of flare on Intels EUV MET," in *Proc. SPIE Emerging Lithographic Technol. IX*, vol. 5751. 2005, pp. 293–300.
- [123] M. Chandhok, S. H. Lee, C. Krautschik, B. J. Rice, E. Panning, M. Goldstein, and M. Shell, "Determination of the flare specification and methods to meet the CD control requirements for the 32 nm node using EUVL," in *Proc. SPIE Emerging Lithographic Technol. VIII*, vol. 5374. 2004, pp. 86–95.
- [124] S.-Y. Fang and Y.-W. Chang, "Simultaneous flare level and flare variation minimization with dummification in EUVL," in *Proc. ACM/IEEE DAC*, 2012, pp. 1179–1184.
- [125] Y. D. Chan, A. Rastegar, H. Yun, E. S. Putna, and S. Wurm, "EUV mask defect inspection and defect review strategies for EUV pilot line and high volume manufacturing," in *Proc. SPIE Extreme Ultraviolet* (EUV) Lithography, vol. 7636. 2010, pp. 76361D-1–76361D-16.
- [126] C. H. Clifford, T. T. Chan, and A. R. Neureuther, "Compensation methods for buried defects in extreme ultraviolet lithography masks," in *Proc. SPIE Extreme Ultraviolet (EUV) Lithography*, vol. 7636. 2010, pp. 763623-1–763623-8.
- [127] J. Burns and M. Abbas, "EUV mask defect mitigation through pattern placement," in *Proc. SPIE Photomask Technology*, vol. 7823. 2010, pp. 782340-1–782340-5.
- [128] H. Zhang, Y. Du, M. D. F. Wong, and R. O. Tapalaglu, "Efficient pattern relocation for EUV blank defect mitigation," in *Proc. IEEE/ACM ASPDAC*, 2012, pp. 719–724.
- [129] Y. Du, H. Zhang, Q. Ma, and M. D. F. Wong, "Linear time algorithm to find all relocation positions for EUV defect mitigation," in *Proc. IEEE/ACM ASPDAC*, 2013, pp. 261–266.
- [130] A. A. Kagalwalla, P. Gupta, D.-H. Hur, and C.-H. Park, "Defectaware reticle floorplanning for EUV masks," in *Proc. SPIE Design Manufacturability Through Design-Process Integration V*, vol. 7479. 2011, pp. 79740Z-1–79740Z-10.
- [131] Y. Du, H. Zhang, M. D. Wong, Y. Deng, and R. O. Topaloglu, "Efficient multi-die placement for blank defect mitigation in EUV lithography," in *Proc. SPIE*, vol. 8322. 2012, p. 832231.
- [132] L. Pain, M. Jurdit, J. Todeschini, S. Manakli, B. Icard, B. Minghetti, G. Bervin, A. Beverina, F. Leverd, M. Broekaart, P. Gouraud, V. D. Jonghe, P. Brun, S. Denorme, F. Boeuf, V. Wang, and D. Henry, "Electron beam direct write lithography flexibility for ASIC

manufacturing an opportunity for cost reduction," in Proc. SPIE Emerging Lithographic Technologies IX, vol. 5751. 2005, pp. 35-45.

- [133] H. C. Pfeiffer, "New prospects for electron beams as tools for semiconductor lithography," in *Proc. SPIE Scanning Microscopy*, vol. 7378. 2009, pp. 737802-1–737802-12.
- [134] S. H. Lee, J. Choi, H. B. Kim, B. G. Kim, and H.-K. Cho, "The requirements for the future e-beam mask writer: Statistical analysis of pattern accuracy," in *Proc. SPIE Photomask Technol.*, vol. 8166. 2011, pp. 81661B-1–81661B-10.
- [135] A. B. Kahng, X. Xu, and A. Zelikovsky, "Yield-and costdriven fracturing for variable shaped-beam mask writing," in *Proc. SPIE BACUS Symp. Photomask Technol.*, vol. 5567. 2004, pp. 360–371.
- [136] A. B. Kahng, X. Xu, and A. Zelikovsky, "Fast yield-driven fracture for variable shaped-beam mask writing," in *Proc. SPIE Photomask Next-Generation Lithography Mask Technology XIII*, vol. 6283. 2006, pp. 62832R-1–62832R-10.
- [137] X. Ma, S. Jiang, and A. Zakhor, "A cost-driven fracture heuristics to minimize sliver length," *Proc. SPIE Optical Microlithography XXIV*, vol. 7973. 2011, pp. 79732O-1–79732O-15.
- [138] S. Jiang, X. Ma, and A. Zakhor, "A recursive cost-based approach to fracturing," in *Proc. SPIE Optical Microlithography XXIV*, vol. 7973. 2011, pp. 79732P-1–79732P-18.
- [139] A. Fujimura, "Design for e-beam: Getting the best wafers without the exploding mask cost," in *Proc. IEEE ISQED*, 2010.
- [140] A. Fujimura, I. Bork, T. Kiuchi, T. Komagata, Y. Nakagawa, K. Hagiwara, and D. Hara, "Improvement of mask write time for curvilinear assist features at 22nm," in *Proc. SPIE Photomask Technol.*, vol. 7823. 2010, pp. 782307-1–782307-10.
- [141] E. Sahouria and A. Bowhill, "Generalization of shot definition for variable shaped e-beam machines for write time reduction," in *Proc. SPIE Photomask Technol.*, vol. 7823. 2010, pp. 78230T-1– 78230T-6.
- [142] A. Elayat, T. Lin, E. Sahouria, and S. F. Schulze, "Assessment and comparison of different approaches for mask write time reduction," in *Proc. SPIE Photomask Technol.*, vol. 8166. 2011, pp. 816634-1– 816634-13.
- [143] B. Yu, J.-R. Gao, and D. Z. Pan, "L-shape based layout fracturing for e-beam lithography," in *Proc. IEEE/ACM ASPDAC*, 2013, pp. 249–254.
- [144] S. Manakli, H. Komami, M. Takizawa, T. Mitsuhashi, and L. Pain, "Cell projection use in mask-less lithography for 45nm and 32-nm logic nodes," in *Proc. SPIE Alternative Lithographic Technol.*, vol. 7271. 2009, pp. 72710K-1–72710K-9.
- [145] M. Sugihara, T. Takata, K. Nakamura, R. Inanami, H. Hayashi, K. Kishimoto, T. Hasebe, Y. Kawano, Y. Matsunaga, K. Murakami, and K. Okumurae, "Technology mapping technique for throughput enhancement of character projection equipment," in *Proc. SPIE Emerging Lithographic Technologies X*, vol. 6151. 2007, pp. 61510Z-1–61510Z-12.
- [146] M. Shoji, T. Inoue, and M. Yamabe, "Verification of extraction repeating pattern efficiency from many actual device data," in *Proc. SPIE Design Manufacturability Through Design-Process Integr. III*, vol. 7275. 2009, pp. 72750Q-1–72750Q-8.
- [147] A. Fujimura, "Design for e-beam: Design insights for direct-write maskless lithography," in *Proc. SPIE Photomask Technol.*, vol. 7823. 2010, pp. 782315-1–782315-8.
- [148] S. Sugatani, T. Maruyama, Y. Kojima, Y. Takahashi, M. Takakuwa, S. Ohshio, and M. Ito, "Feasibility study of character projection based electron beam direct writing for logic LSI wiring including automatically routed area with 14nm node technology case," in *Proc. SPIE Alternative Lithographic Technologies IV*, vol. 8323. 2012, pp. 832329-1–832329-7.
- [149] M. Sugihara, T. Takata, K. Nakamura, R. Inanami, R. Inanami, H. Hayashi, K. Kishimoto, T. Hasebe, Y. Kawano, Y. Matsunaga, K. Murakami, and K. Okumura, "A character size optimization technique for throughput enhancement of character projection lithography," in *Proc. IEEE ISCAS*, 2006, pp. 2561–2564.
- [150] M. Sugihara, K. Nakamura, Y. Matsunaga, and K. Murakami, "CP mask optimization for enhancing the throughput of MCC systems," in *Proc. SPIE Photomask Technol.*, vol. 6349. 2006, pp. 63494B-1– 63494B-12.
- [151] M. Sugihara, T. Takata, K. Nakamura, R. Inanami, H. Hayashi, K. Kishimoto, T. Hasebe, Y. Kawano, Y. Matsunaga, K. Murakami, and K. Okumura, "Cell library development methodology for throughput enhancement of character projection equipment," *IEICE Trans. Electron.*, vol. E89-C, no. 3, pp. 377–383, 2006.

- [152] K. Yuan, B. Yu, and D. Z. Pan, "E-beam lithography stencil planning and optimization with overlapped characters," *IEEE Trans. Computer-Aided Design Integr. Circuits Syst.*, vol. 31, no. 2, pp. 167–179, Feb. 2012.
- [153] P. Du, W. Zhao, S.-H. Weng, C.-K. Cheng, and R. Graham, "Character design and stamp algorithms for character projection electron-beam lithography," in *Proc. IEEE/ACM ASPDAC*, 2012, pp. 725–730.
- [154] R. Ikeno, T. Maruyama, T. Iizuka, S. Komatsu, M. Ikeda, and K. Asada, "High-throughput electron beam direct writing of via layers by character projection using character sets based on one-dimensional via arrays with area-efficient stencil design," in *Proc. IEEE/ACM ASPDAC*, 2013, pp. 255–260.
- [155] B. Yu, K. Yuan, J.-R. Gao, and D. Z. Pan, "E-blow: E-beam lithography overlapping aware stencil planning for mcc system," in *Proc. ACM/IEEE DAC*, 2013, pp. 1–7.
- [156] S. Babin, A. B. Kahng, I. I. Mandoiu, and S. Muddu, "Resist heating dependence on subfield scheduling in 50kV electron beam maskmaking," in *Proc. SPIE Photomask Next-Generation Lithography Mask Technology X*, vol. 5130. 2003, pp. 718–726.
- [157] S. Babin, A. B. Kahng, I. I. Mandoiu, and S. Muddu, "Improving critical dimension accuracy and throughput by subfield scheduling in electron beam mask writing," *J. Vac. Sci. Technol. B Microelectron. Nanometer Structures*, vol. 23, no. 6, pp. 3094–3100, Nov. 2005.
  [158] S.-Y. Fang, W.-Y. Chen, and Y.-W. Chang, "Graph-based subfield
- [158] S.-Y. Fang, W.-Y. Chen, and Y.-W. Chang, "Graph-based subfield scheduling for electron-beam photomask fabrication," in *Proc. ACM ISPD*, 2012, pp. 9–16.
- [159] M. Wieland, G. Boer, G. Berge, R. Jager, T. Peut, J. Peijster, E. Slot, S. Steenbrink, T. Teepen, A. Veen, and B. Kampherbeek, "MAPPER: High-throughput maskless lithography," in *Proc. SPIE Alternative Lithographic Technologies II*, vol. 7636. 2010, pp. 76370F-1–76370F-10.
- [160] J. Gramss, A. Stoeckel, U. Weidenmueller, H.-J. Doering, M. Bloecker, M. Sczyrba, M. Finken, T. Wandel, and D. Melzer, "Multi-shaped E-beam technology for mask writing," in *Proc. SPIE Photomask Technol.*, vol. 7823. 2010, pp. 782309-1–782309-9.
- [161] M. Somervell, R. Gronheid, J. Hooge, K. Nafus, P. R. Delgadillo, C. Thode, T. Younkin, K. Matsunaga, B. Rathsack, S. Scheer, and P. Nealey, "Comparison of directed self-assembly integrations," in *Proc. SPIE Advances Resist Materials Process. Technol. XXIX*, vol. 8325. 2012, pp. 83250G-1–83250G-14.



**David Z. Pan** (S'97–M'00–SM'06) received the B.S. degree from Peking University, Beijing, China, and the M.S. and Ph.D. degrees from the University of California, Los Angeles (UCLA), CA, USA.

From 2000 to 2003, he was a Research Staff Member with the IBM T. J. Watson Research Center, Yorktown Heights, NY, USA. He is currently a Professor with the Department of Electrical and Computer Engineering, University of Texas, Austin, TX, USA. He has published over 180 papers in refereed journals and international conferences. He holds

eight U.S. patents. His current research interests include nanometer physical design, design for manufacturability and reliability, vertical integration design and technology, and computer-aided design (CAD) for emerging technologies.

Dr. Pan has served as an Associate Editor for the IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS,

the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS PART I and PART II, Science China Information Sciences, the Journal of Computer Science and Technology, and the IEEE Circuits and Systems Society Newsletter. He is in the Design Technology Working Group of the International Technology Roadmap for Semiconductor. He has served as the Chair of the IEEE CANDE Committee and the ACM/SIGDA Physical Design Technical Committee, the Program/General Chair of ISPD, the TPC Subcommittee Chair for DAC, ICCAD, ASPDAC, ISLPED, ICCD, ISCAS, VLSI-DAT, ISQED, among others. He was the General Chair of ISPD 2008 and the Steering Committee Chair of ISPD 2009. He serves on the 51st Design Automation Conference (DAC 2014) Executive Committee. He has received a number of awards for his research contributions and professional services, including the SRC 2013 Technical Excellence Award for his work in "Nanometer IC Design for Manufacturability," DAC Top 10 Author in Fifth Decade, DAC Prolific Author Award, nine Best Paper Awards (ASPDAC 2012, ISPD 2011, IBM Research 2010 Pat Goldberg Memorial Best Paper Award in CS/EE/Math, ASPDAC 2010, DATE 2009, ICICDT 2009, SRC Techcon in 1998, 2007 and 2012), Communications of the ACM Research Highlights in 2013, ACM/SIGDA Outstanding New Faculty Award in 2005, NSF CAREER Award in 2007, SRC Inventor Recognition Award three times, IBM Faculty Award four times, UCLA Engineering Distinguished Young Alumnus Award in 2009, ISPD Routing Contest Awards in 2007, eASIC Placement Contest Grand Prize in 2009, ICCAD12 CAD Contest Award, IBM Research Bravo Award in 2003, Dimitris Chorafas Foundation Research Award in 2000, and ACM Recognition of Service Award in 2007 and 2008. He was an IEEE CAS Society Distinguished Lecturer for 2008 to 2009.



**Bei Yu** received the M.S. degree in computer science from Tsinghua University, Beijing, China, in 2010. He is currently pursuing the Ph.D. degree at the Department of Electrical and Computer Engineering, University of Texas, Austin, TX, USA.

His current research interests include design for manufacturability with emerging nanolithography, and optimization algorithms with applications in very large scale integration computer-aided design. Mr. Yu was a recipient of the SPIE Optics and

Photonics Education Scholarship in 2013, the IBM Ph.D. Scholarship Award in 2012, the ASPDAC Best Paper Award in 2012, the ICCAD CAD Contest 2nd Place Award in 2012, and two other Best Paper Award Nominations at ICCAD'11 and ASPDAC'13.



Jhih-Rong Gao received the B.S. and M.S. degrees in computer science from National Tsing Hua University, Hsinchu, Taiwan, in 2005 and 2007, respectively. She is currently pursuing the Ph.D. degree at the Department of Electrical and Computer Engineering, University of Texas, Austin, TX, USA.

She was a Research and Development Engineer with Synopsys, Inc., Hsinchu, from 2007 to 2009. Her current research interests include physical design and design for manufacturability.

Ms. Gao was awarded the BACUS Photomask Scholarship from SPIE in 2013.